xref: /rk3399_rockchip-uboot/board/xes/xpedite550x/tlb.c (revision 326ea986ac150acdc7656d57fca647db80b50158)
1bfe18815SJohn Schmoller /*
2bfe18815SJohn Schmoller  * Copyright 2008 Extreme Engineering Solutions, Inc.
3bfe18815SJohn Schmoller  * Copyright 2008 Freescale Semiconductor, Inc.
4bfe18815SJohn Schmoller  *
5bfe18815SJohn Schmoller  * (C) Copyright 2000
6bfe18815SJohn Schmoller  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7bfe18815SJohn Schmoller  *
8*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
9bfe18815SJohn Schmoller  */
10bfe18815SJohn Schmoller 
11bfe18815SJohn Schmoller #include <common.h>
12bfe18815SJohn Schmoller #include <asm/mmu.h>
13bfe18815SJohn Schmoller 
14bfe18815SJohn Schmoller struct fsl_e_tlb_entry tlb_table[] = {
15bfe18815SJohn Schmoller 	/* TLB 0 - for temp stack in cache */
16bfe18815SJohn Schmoller 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
17bfe18815SJohn Schmoller 		MAS3_SX|MAS3_SW|MAS3_SR, 0,
18bfe18815SJohn Schmoller 		0, 0, BOOKE_PAGESZ_4K, 0),
19bfe18815SJohn Schmoller 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
20bfe18815SJohn Schmoller 		CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
21bfe18815SJohn Schmoller 		MAS3_SX|MAS3_SW|MAS3_SR, 0,
22bfe18815SJohn Schmoller 		0, 0, BOOKE_PAGESZ_4K, 0),
23bfe18815SJohn Schmoller 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
24bfe18815SJohn Schmoller 		CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
25bfe18815SJohn Schmoller 		MAS3_SX|MAS3_SW|MAS3_SR, 0,
26bfe18815SJohn Schmoller 		0, 0, BOOKE_PAGESZ_4K, 0),
27bfe18815SJohn Schmoller 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
28bfe18815SJohn Schmoller 		CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
29bfe18815SJohn Schmoller 		MAS3_SX|MAS3_SW|MAS3_SR, 0,
30bfe18815SJohn Schmoller 		0, 0, BOOKE_PAGESZ_4K, 0),
31bfe18815SJohn Schmoller 
32bfe18815SJohn Schmoller 	/* W**G* - NOR flashes */
33bfe18815SJohn Schmoller 	/* This will be changed to *I*G* after relocation to RAM. */
34bfe18815SJohn Schmoller 	SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE2, CONFIG_SYS_FLASH_BASE2,
35bfe18815SJohn Schmoller 		MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G,
36bfe18815SJohn Schmoller 		0, 0, BOOKE_PAGESZ_256M, 1),
37bfe18815SJohn Schmoller 
38bfe18815SJohn Schmoller 	/* *I*G* - CCSRBAR */
39bfe18815SJohn Schmoller 	SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
40bfe18815SJohn Schmoller 		MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
41bfe18815SJohn Schmoller 		0, 1, BOOKE_PAGESZ_1M, 1),
42bfe18815SJohn Schmoller 
43bfe18815SJohn Schmoller 	/* *I*G* - NAND flash */
44bfe18815SJohn Schmoller 	SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE,
45bfe18815SJohn Schmoller 		MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
46bfe18815SJohn Schmoller 		0, 2, BOOKE_PAGESZ_1M, 1),
47bfe18815SJohn Schmoller 
48bfe18815SJohn Schmoller 	/* **M** - Boot page for secondary processors */
49bfe18815SJohn Schmoller 	SET_TLB_ENTRY(1, CONFIG_BPTR_VIRT_ADDR, CONFIG_BPTR_VIRT_ADDR,
50bfe18815SJohn Schmoller 		MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
51bfe18815SJohn Schmoller 		0, 3, BOOKE_PAGESZ_4K, 1),
52bfe18815SJohn Schmoller 
53bfe18815SJohn Schmoller #ifdef CONFIG_PCIE1
54bfe18815SJohn Schmoller 	/* *I*G* - PCIe */
55bfe18815SJohn Schmoller 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_PHYS, CONFIG_SYS_PCIE1_MEM_PHYS,
56bfe18815SJohn Schmoller 		MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
57bfe18815SJohn Schmoller 		0, 4, BOOKE_PAGESZ_1G, 1),
58bfe18815SJohn Schmoller #endif
59bfe18815SJohn Schmoller 
60bfe18815SJohn Schmoller #ifdef CONFIG_PCIE2
61bfe18815SJohn Schmoller 	/* *I*G* - PCIe */
62bfe18815SJohn Schmoller 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE2_MEM_PHYS, CONFIG_SYS_PCIE2_MEM_PHYS,
63bfe18815SJohn Schmoller 		MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
64bfe18815SJohn Schmoller 		0, 5, BOOKE_PAGESZ_256M, 1),
65bfe18815SJohn Schmoller #endif
66bfe18815SJohn Schmoller 
67bfe18815SJohn Schmoller #ifdef CONFIG_PCIE3
68bfe18815SJohn Schmoller 	/* *I*G* - PCIe */
69bfe18815SJohn Schmoller 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_PHYS, CONFIG_SYS_PCIE3_MEM_PHYS,
70bfe18815SJohn Schmoller 		MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
71bfe18815SJohn Schmoller 		0, 6, BOOKE_PAGESZ_256M, 1),
72bfe18815SJohn Schmoller #endif
73bfe18815SJohn Schmoller 
74bfe18815SJohn Schmoller #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) || defined(CONFIG_PCIE3)
75bfe18815SJohn Schmoller 	/* *I*G* - PCIe */
76bfe18815SJohn Schmoller 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_PHYS, CONFIG_SYS_PCIE1_IO_PHYS,
77bfe18815SJohn Schmoller 		MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
78bfe18815SJohn Schmoller 		0, 7, BOOKE_PAGESZ_64M, 1),
79bfe18815SJohn Schmoller #endif
80bfe18815SJohn Schmoller };
81bfe18815SJohn Schmoller 
82bfe18815SJohn Schmoller int num_tlb_entries = ARRAY_SIZE(tlb_table);
83