1c00ac259SPeter Tyser /* 2c00ac259SPeter Tyser * Copyright 2008 Extreme Engineering Solutions, Inc. 3c00ac259SPeter Tyser * Copyright 2008 Freescale Semiconductor, Inc. 4c00ac259SPeter Tyser * 5c00ac259SPeter Tyser * (C) Copyright 2000 6c00ac259SPeter Tyser * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 7c00ac259SPeter Tyser * 8*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 9c00ac259SPeter Tyser */ 10c00ac259SPeter Tyser 11c00ac259SPeter Tyser #include <common.h> 12c00ac259SPeter Tyser #include <asm/mmu.h> 13c00ac259SPeter Tyser 14c00ac259SPeter Tyser struct fsl_e_tlb_entry tlb_table[] = { 15c00ac259SPeter Tyser /* TLB 0 - for temp stack in cache */ 16c00ac259SPeter Tyser SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR, 17c00ac259SPeter Tyser MAS3_SX|MAS3_SW|MAS3_SR, 0, 18c00ac259SPeter Tyser 0, 0, BOOKE_PAGESZ_4K, 0), 19c00ac259SPeter Tyser SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 20c00ac259SPeter Tyser CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 21c00ac259SPeter Tyser MAS3_SX|MAS3_SW|MAS3_SR, 0, 22c00ac259SPeter Tyser 0, 0, BOOKE_PAGESZ_4K, 0), 23c00ac259SPeter Tyser SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 24c00ac259SPeter Tyser CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 25c00ac259SPeter Tyser MAS3_SX|MAS3_SW|MAS3_SR, 0, 26c00ac259SPeter Tyser 0, 0, BOOKE_PAGESZ_4K, 0), 27c00ac259SPeter Tyser SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, 28c00ac259SPeter Tyser CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, 29c00ac259SPeter Tyser MAS3_SX|MAS3_SW|MAS3_SR, 0, 30c00ac259SPeter Tyser 0, 0, BOOKE_PAGESZ_4K, 0), 31c00ac259SPeter Tyser 32c00ac259SPeter Tyser /* W**G* - NOR flashes */ 33c00ac259SPeter Tyser /* This will be changed to *I*G* after relocation to RAM. */ 34c00ac259SPeter Tyser SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE2, CONFIG_SYS_FLASH_BASE2, 35c00ac259SPeter Tyser MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G, 36c00ac259SPeter Tyser 0, 0, BOOKE_PAGESZ_256M, 1), 37c00ac259SPeter Tyser 38c00ac259SPeter Tyser /* *I*G* - CCSRBAR */ 39c00ac259SPeter Tyser SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS, 40c00ac259SPeter Tyser MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 41c00ac259SPeter Tyser 0, 1, BOOKE_PAGESZ_1M, 1), 42c00ac259SPeter Tyser 43c00ac259SPeter Tyser /* *I*G* - NAND flash */ 44c00ac259SPeter Tyser SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE, 45c00ac259SPeter Tyser MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 46c00ac259SPeter Tyser 0, 2, BOOKE_PAGESZ_1M, 1), 47c00ac259SPeter Tyser 48c00ac259SPeter Tyser /* **M** - Boot page for secondary processors */ 49c00ac259SPeter Tyser SET_TLB_ENTRY(1, CONFIG_BPTR_VIRT_ADDR, CONFIG_BPTR_VIRT_ADDR, 50c00ac259SPeter Tyser MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M, 51c00ac259SPeter Tyser 0, 3, BOOKE_PAGESZ_4K, 1), 52c00ac259SPeter Tyser 53c00ac259SPeter Tyser #ifdef CONFIG_PCIE1 54c00ac259SPeter Tyser /* *I*G* - PCIe */ 55c00ac259SPeter Tyser SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_PHYS, CONFIG_SYS_PCIE1_MEM_PHYS, 56c00ac259SPeter Tyser MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 57c00ac259SPeter Tyser 0, 4, BOOKE_PAGESZ_1G, 1), 58c00ac259SPeter Tyser #endif 59c00ac259SPeter Tyser 60c00ac259SPeter Tyser #ifdef CONFIG_PCIE2 61c00ac259SPeter Tyser /* *I*G* - PCIe */ 62c00ac259SPeter Tyser SET_TLB_ENTRY(1, CONFIG_SYS_PCIE2_MEM_PHYS, CONFIG_SYS_PCIE2_MEM_PHYS, 63c00ac259SPeter Tyser MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 64c00ac259SPeter Tyser 0, 5, BOOKE_PAGESZ_256M, 1), 65c00ac259SPeter Tyser #endif 66c00ac259SPeter Tyser 67c00ac259SPeter Tyser #ifdef CONFIG_PCIE3 68c00ac259SPeter Tyser /* *I*G* - PCIe */ 69c00ac259SPeter Tyser SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_PHYS, CONFIG_SYS_PCIE3_MEM_PHYS, 70c00ac259SPeter Tyser MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 71c00ac259SPeter Tyser 0, 6, BOOKE_PAGESZ_256M, 1), 72c00ac259SPeter Tyser #endif 73c00ac259SPeter Tyser 74c00ac259SPeter Tyser #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) || defined(CONFIG_PCIE3) 75c00ac259SPeter Tyser /* *I*G* - PCIe */ 76c00ac259SPeter Tyser SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_PHYS, CONFIG_SYS_PCIE1_IO_PHYS, 77c00ac259SPeter Tyser MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 78c00ac259SPeter Tyser 0, 7, BOOKE_PAGESZ_64M, 1), 79c00ac259SPeter Tyser #endif 80c00ac259SPeter Tyser 81c00ac259SPeter Tyser }; 82c00ac259SPeter Tyser 83c00ac259SPeter Tyser int num_tlb_entries = ARRAY_SIZE(tlb_table); 84