1e2d282a1SFabio Estevam /*
2e2d282a1SFabio Estevam * Copyright (C) 2013 Freescale Semiconductor, Inc.
38bc7c487SOtavio Salvador * Copyright (C) 2014 O.S. Systems Software LTDA.
4e2d282a1SFabio Estevam *
5e2d282a1SFabio Estevam * Author: Fabio Estevam <fabio.estevam@freescale.com>
6e2d282a1SFabio Estevam *
71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
8e2d282a1SFabio Estevam */
9e2d282a1SFabio Estevam
10e2d282a1SFabio Estevam #include <asm/arch/clock.h>
117bcb983fSFabio Estevam #include <asm/arch/crm_regs.h>
12e2d282a1SFabio Estevam #include <asm/arch/iomux.h>
13e2d282a1SFabio Estevam #include <asm/arch/imx-regs.h>
14e2d282a1SFabio Estevam #include <asm/arch/mx6-pins.h>
157bcb983fSFabio Estevam #include <asm/arch/mxc_hdmi.h>
16e2d282a1SFabio Estevam #include <asm/arch/sys_proto.h>
17e2d282a1SFabio Estevam #include <asm/gpio.h>
18552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
19552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
20552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
21552a848eSStefano Babic #include <asm/mach-imx/video.h>
22552a848eSStefano Babic #include <asm/mach-imx/sata.h>
23e2d282a1SFabio Estevam #include <asm/io.h>
241ace4022SAlexey Brodkin #include <linux/sizes.h>
25e2d282a1SFabio Estevam #include <common.h>
26e2d282a1SFabio Estevam #include <fsl_esdhc.h>
27e2d282a1SFabio Estevam #include <mmc.h>
28e2d282a1SFabio Estevam #include <miiphy.h>
29e2d282a1SFabio Estevam #include <netdev.h>
302fb63964SFabio Estevam #include <phy.h>
3167a9abe9SFabio Estevam #include <input.h>
328bc7c487SOtavio Salvador #include <i2c.h>
33e2d282a1SFabio Estevam
34e2d282a1SFabio Estevam DECLARE_GLOBAL_DATA_PTR;
35e2d282a1SFabio Estevam
367e2173cfSBenoît Thébaudeau #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
377e2173cfSBenoît Thébaudeau PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
387e2173cfSBenoît Thébaudeau PAD_CTL_SRE_FAST | PAD_CTL_HYS)
39e2d282a1SFabio Estevam
407e2173cfSBenoît Thébaudeau #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
417e2173cfSBenoît Thébaudeau PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
427e2173cfSBenoît Thébaudeau PAD_CTL_SRE_FAST | PAD_CTL_HYS)
43e2d282a1SFabio Estevam
447e2173cfSBenoît Thébaudeau #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
457e2173cfSBenoît Thébaudeau PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
46e2d282a1SFabio Estevam
478bc7c487SOtavio Salvador #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
488bc7c487SOtavio Salvador PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
498bc7c487SOtavio Salvador PAD_CTL_ODE | PAD_CTL_SRE_FAST)
508bc7c487SOtavio Salvador
515ed15738SOtavio Salvador #define USDHC1_CD_GPIO IMX_GPIO_NR(1, 2)
5208f32f7dSOtavio Salvador #define USDHC3_CD_GPIO IMX_GPIO_NR(3, 9)
53e2d282a1SFabio Estevam #define ETH_PHY_RESET IMX_GPIO_NR(3, 29)
549a8804a8SFabio Estevam #define REV_DETECTION IMX_GPIO_NR(2, 28)
55e2d282a1SFabio Estevam
dram_init(void)56e2d282a1SFabio Estevam int dram_init(void)
57e2d282a1SFabio Estevam {
580d1ea052SFabio Estevam gd->ram_size = imx_ddr_size();
59e2d282a1SFabio Estevam
60e2d282a1SFabio Estevam return 0;
61e2d282a1SFabio Estevam }
62e2d282a1SFabio Estevam
63e2d282a1SFabio Estevam static iomux_v3_cfg_t const uart1_pads[] = {
640d1ea052SFabio Estevam IOMUX_PADS(PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
650d1ea052SFabio Estevam IOMUX_PADS(PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
66e2d282a1SFabio Estevam };
67e2d282a1SFabio Estevam
68afb92665SFabio Estevam static iomux_v3_cfg_t const usdhc1_pads[] = {
690d1ea052SFabio Estevam IOMUX_PADS(PAD_SD1_CLK__SD1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
700d1ea052SFabio Estevam IOMUX_PADS(PAD_SD1_CMD__SD1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
710d1ea052SFabio Estevam IOMUX_PADS(PAD_SD1_DAT0__SD1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
720d1ea052SFabio Estevam IOMUX_PADS(PAD_SD1_DAT1__SD1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
730d1ea052SFabio Estevam IOMUX_PADS(PAD_SD1_DAT2__SD1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
740d1ea052SFabio Estevam IOMUX_PADS(PAD_SD1_DAT3__SD1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
755ed15738SOtavio Salvador /* Carrier MicroSD Card Detect */
760d1ea052SFabio Estevam IOMUX_PADS(PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
775ed15738SOtavio Salvador };
785ed15738SOtavio Salvador
79e2d282a1SFabio Estevam static iomux_v3_cfg_t const usdhc3_pads[] = {
800d1ea052SFabio Estevam IOMUX_PADS(PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
810d1ea052SFabio Estevam IOMUX_PADS(PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
820d1ea052SFabio Estevam IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
830d1ea052SFabio Estevam IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
840d1ea052SFabio Estevam IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
850d1ea052SFabio Estevam IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
8608f32f7dSOtavio Salvador /* SOM MicroSD Card Detect */
870d1ea052SFabio Estevam IOMUX_PADS(PAD_EIM_DA9__GPIO3_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL)),
88e2d282a1SFabio Estevam };
89e2d282a1SFabio Estevam
90e2d282a1SFabio Estevam static iomux_v3_cfg_t const enet_pads[] = {
910d1ea052SFabio Estevam IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
920d1ea052SFabio Estevam IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
930d1ea052SFabio Estevam IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
940d1ea052SFabio Estevam IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
950d1ea052SFabio Estevam IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
960d1ea052SFabio Estevam IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
970d1ea052SFabio Estevam IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
980d1ea052SFabio Estevam IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
990d1ea052SFabio Estevam IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL)),
1000d1ea052SFabio Estevam IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
1010d1ea052SFabio Estevam IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
1020d1ea052SFabio Estevam IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
1030d1ea052SFabio Estevam IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
1040d1ea052SFabio Estevam IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
1050d1ea052SFabio Estevam IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
106e2d282a1SFabio Estevam /* AR8031 PHY Reset */
1070d1ea052SFabio Estevam IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)),
108e2d282a1SFabio Estevam };
109e2d282a1SFabio Estevam
1109a8804a8SFabio Estevam static iomux_v3_cfg_t const rev_detection_pad[] = {
1119a8804a8SFabio Estevam IOMUX_PADS(PAD_EIM_EB0__GPIO2_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)),
1129a8804a8SFabio Estevam };
1139a8804a8SFabio Estevam
setup_iomux_uart(void)114e2d282a1SFabio Estevam static void setup_iomux_uart(void)
115e2d282a1SFabio Estevam {
1160d1ea052SFabio Estevam SETUP_IOMUX_PADS(uart1_pads);
117e2d282a1SFabio Estevam }
118e2d282a1SFabio Estevam
setup_iomux_enet(void)119e2d282a1SFabio Estevam static void setup_iomux_enet(void)
120e2d282a1SFabio Estevam {
1210d1ea052SFabio Estevam SETUP_IOMUX_PADS(enet_pads);
122e2d282a1SFabio Estevam
123e2d282a1SFabio Estevam /* Reset AR8031 PHY */
124e2d282a1SFabio Estevam gpio_direction_output(ETH_PHY_RESET, 0);
12559a6ca54SFabio Estevam mdelay(10);
126e2d282a1SFabio Estevam gpio_set_value(ETH_PHY_RESET, 1);
12759a6ca54SFabio Estevam udelay(100);
128e2d282a1SFabio Estevam }
129e2d282a1SFabio Estevam
1305ed15738SOtavio Salvador static struct fsl_esdhc_cfg usdhc_cfg[2] = {
131e2d282a1SFabio Estevam {USDHC3_BASE_ADDR},
1325ed15738SOtavio Salvador {USDHC1_BASE_ADDR},
133e2d282a1SFabio Estevam };
134e2d282a1SFabio Estevam
board_mmc_getcd(struct mmc * mmc)13508f32f7dSOtavio Salvador int board_mmc_getcd(struct mmc *mmc)
13608f32f7dSOtavio Salvador {
13708f32f7dSOtavio Salvador struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
13808f32f7dSOtavio Salvador int ret = 0;
13908f32f7dSOtavio Salvador
14008f32f7dSOtavio Salvador switch (cfg->esdhc_base) {
1415ed15738SOtavio Salvador case USDHC1_BASE_ADDR:
1425ed15738SOtavio Salvador ret = !gpio_get_value(USDHC1_CD_GPIO);
1435ed15738SOtavio Salvador break;
14408f32f7dSOtavio Salvador case USDHC3_BASE_ADDR:
14508f32f7dSOtavio Salvador ret = !gpio_get_value(USDHC3_CD_GPIO);
14608f32f7dSOtavio Salvador break;
14708f32f7dSOtavio Salvador }
14808f32f7dSOtavio Salvador
14908f32f7dSOtavio Salvador return ret;
15008f32f7dSOtavio Salvador }
15108f32f7dSOtavio Salvador
board_mmc_init(bd_t * bis)152e2d282a1SFabio Estevam int board_mmc_init(bd_t *bis)
153e2d282a1SFabio Estevam {
15405beb8e0SFabio Estevam int ret;
1555ed15738SOtavio Salvador u32 index = 0;
156e2d282a1SFabio Estevam
1575ed15738SOtavio Salvador /*
1585ed15738SOtavio Salvador * Following map is done:
159a187559eSBin Meng * (U-Boot device node) (Physical Port)
1605ed15738SOtavio Salvador * mmc0 SOM MicroSD
1615ed15738SOtavio Salvador * mmc1 Carrier board MicroSD
1625ed15738SOtavio Salvador */
1635ed15738SOtavio Salvador for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
1645ed15738SOtavio Salvador switch (index) {
1655ed15738SOtavio Salvador case 0:
1660d1ea052SFabio Estevam SETUP_IOMUX_PADS(usdhc3_pads);
167e2d282a1SFabio Estevam usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
168aad4659aSAbbas Raza usdhc_cfg[0].max_bus_width = 4;
16908f32f7dSOtavio Salvador gpio_direction_input(USDHC3_CD_GPIO);
1705ed15738SOtavio Salvador break;
1715ed15738SOtavio Salvador case 1:
1720d1ea052SFabio Estevam SETUP_IOMUX_PADS(usdhc1_pads);
1735ed15738SOtavio Salvador usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
1745ed15738SOtavio Salvador usdhc_cfg[1].max_bus_width = 4;
1755ed15738SOtavio Salvador gpio_direction_input(USDHC1_CD_GPIO);
1765ed15738SOtavio Salvador break;
1775ed15738SOtavio Salvador default:
1785ed15738SOtavio Salvador printf("Warning: you configured more USDHC controllers"
1795ed15738SOtavio Salvador "(%d) then supported by the board (%d)\n",
1805ed15738SOtavio Salvador index + 1, CONFIG_SYS_FSL_USDHC_NUM);
18105beb8e0SFabio Estevam return -EINVAL;
1825ed15738SOtavio Salvador }
183aad4659aSAbbas Raza
18405beb8e0SFabio Estevam ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
18505beb8e0SFabio Estevam if (ret)
18605beb8e0SFabio Estevam return ret;
1875ed15738SOtavio Salvador }
1885ed15738SOtavio Salvador
18905beb8e0SFabio Estevam return 0;
190e2d282a1SFabio Estevam }
191e2d282a1SFabio Estevam
ar8031_phy_fixup(struct phy_device * phydev)192dac09fc1SFabio Estevam static int ar8031_phy_fixup(struct phy_device *phydev)
193dac09fc1SFabio Estevam {
194dac09fc1SFabio Estevam unsigned short val;
195dac09fc1SFabio Estevam
196dac09fc1SFabio Estevam /* To enable AR8031 ouput a 125MHz clk from CLK_25M */
197dac09fc1SFabio Estevam phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
198dac09fc1SFabio Estevam phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
199dac09fc1SFabio Estevam phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
200dac09fc1SFabio Estevam
201dac09fc1SFabio Estevam val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
202dac09fc1SFabio Estevam val &= 0xffe3;
203dac09fc1SFabio Estevam val |= 0x18;
204dac09fc1SFabio Estevam phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
205dac09fc1SFabio Estevam
206dac09fc1SFabio Estevam /* introduce tx clock delay */
207dac09fc1SFabio Estevam phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
208dac09fc1SFabio Estevam val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
209dac09fc1SFabio Estevam val |= 0x0100;
210dac09fc1SFabio Estevam phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
211dac09fc1SFabio Estevam
212dac09fc1SFabio Estevam return 0;
213dac09fc1SFabio Estevam }
214dac09fc1SFabio Estevam
board_phy_config(struct phy_device * phydev)215dac09fc1SFabio Estevam int board_phy_config(struct phy_device *phydev)
216dac09fc1SFabio Estevam {
217dac09fc1SFabio Estevam ar8031_phy_fixup(phydev);
218dac09fc1SFabio Estevam
219dac09fc1SFabio Estevam if (phydev->drv->config)
220dac09fc1SFabio Estevam phydev->drv->config(phydev);
221dac09fc1SFabio Estevam
222dac09fc1SFabio Estevam return 0;
223dac09fc1SFabio Estevam }
224dac09fc1SFabio Estevam
2257bcb983fSFabio Estevam #if defined(CONFIG_VIDEO_IPUV3)
2260d1ea052SFabio Estevam struct i2c_pads_info mx6q_i2c2_pad_info = {
2278bc7c487SOtavio Salvador .scl = {
2280d1ea052SFabio Estevam .i2c_mode = MX6Q_PAD_KEY_COL3__I2C2_SCL
2298bc7c487SOtavio Salvador | MUX_PAD_CTRL(I2C_PAD_CTRL),
2300d1ea052SFabio Estevam .gpio_mode = MX6Q_PAD_KEY_COL3__GPIO4_IO12
2318bc7c487SOtavio Salvador | MUX_PAD_CTRL(I2C_PAD_CTRL),
2328bc7c487SOtavio Salvador .gp = IMX_GPIO_NR(4, 12)
2338bc7c487SOtavio Salvador },
2348bc7c487SOtavio Salvador .sda = {
2350d1ea052SFabio Estevam .i2c_mode = MX6Q_PAD_KEY_ROW3__I2C2_SDA
2368bc7c487SOtavio Salvador | MUX_PAD_CTRL(I2C_PAD_CTRL),
2370d1ea052SFabio Estevam .gpio_mode = MX6Q_PAD_KEY_ROW3__GPIO4_IO13
2380d1ea052SFabio Estevam | MUX_PAD_CTRL(I2C_PAD_CTRL),
2390d1ea052SFabio Estevam .gp = IMX_GPIO_NR(4, 13)
2400d1ea052SFabio Estevam }
2410d1ea052SFabio Estevam };
2420d1ea052SFabio Estevam
2430d1ea052SFabio Estevam struct i2c_pads_info mx6dl_i2c2_pad_info = {
2440d1ea052SFabio Estevam .scl = {
2450d1ea052SFabio Estevam .i2c_mode = MX6DL_PAD_KEY_COL3__I2C2_SCL
2460d1ea052SFabio Estevam | MUX_PAD_CTRL(I2C_PAD_CTRL),
2470d1ea052SFabio Estevam .gpio_mode = MX6DL_PAD_KEY_COL3__GPIO4_IO12
2480d1ea052SFabio Estevam | MUX_PAD_CTRL(I2C_PAD_CTRL),
2490d1ea052SFabio Estevam .gp = IMX_GPIO_NR(4, 12)
2500d1ea052SFabio Estevam },
2510d1ea052SFabio Estevam .sda = {
2520d1ea052SFabio Estevam .i2c_mode = MX6DL_PAD_KEY_ROW3__I2C2_SDA
2530d1ea052SFabio Estevam | MUX_PAD_CTRL(I2C_PAD_CTRL),
2540d1ea052SFabio Estevam .gpio_mode = MX6DL_PAD_KEY_ROW3__GPIO4_IO13
2558bc7c487SOtavio Salvador | MUX_PAD_CTRL(I2C_PAD_CTRL),
2568bc7c487SOtavio Salvador .gp = IMX_GPIO_NR(4, 13)
2578bc7c487SOtavio Salvador }
2588bc7c487SOtavio Salvador };
2598bc7c487SOtavio Salvador
2608bc7c487SOtavio Salvador static iomux_v3_cfg_t const fwadapt_7wvga_pads[] = {
2610d1ea052SFabio Estevam IOMUX_PADS(PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK),
2620d1ea052SFabio Estevam IOMUX_PADS(PAD_DI0_PIN2__IPU1_DI0_PIN02), /* HSync */
2630d1ea052SFabio Estevam IOMUX_PADS(PAD_DI0_PIN3__IPU1_DI0_PIN03), /* VSync */
2640d1ea052SFabio Estevam IOMUX_PADS(PAD_DI0_PIN4__IPU1_DI0_PIN04 | MUX_PAD_CTRL(PAD_CTL_DSE_120ohm)), /* Contrast */
2650d1ea052SFabio Estevam IOMUX_PADS(PAD_DI0_PIN15__IPU1_DI0_PIN15), /* DISP0_DRDY */
2660d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT0__IPU1_DISP0_DATA00),
2670d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT1__IPU1_DISP0_DATA01),
2680d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT2__IPU1_DISP0_DATA02),
2690d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT3__IPU1_DISP0_DATA03),
2700d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT4__IPU1_DISP0_DATA04),
2710d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT5__IPU1_DISP0_DATA05),
2720d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT6__IPU1_DISP0_DATA06),
2730d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT7__IPU1_DISP0_DATA07),
2740d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT8__IPU1_DISP0_DATA08),
2750d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT9__IPU1_DISP0_DATA09),
2760d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT10__IPU1_DISP0_DATA10),
2770d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT11__IPU1_DISP0_DATA11),
2780d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT12__IPU1_DISP0_DATA12),
2790d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT13__IPU1_DISP0_DATA13),
2800d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT14__IPU1_DISP0_DATA14),
2810d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT15__IPU1_DISP0_DATA15),
2820d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT16__IPU1_DISP0_DATA16),
2830d1ea052SFabio Estevam IOMUX_PADS(PAD_DISP0_DAT17__IPU1_DISP0_DATA17),
2840d1ea052SFabio Estevam IOMUX_PADS(PAD_SD4_DAT2__GPIO2_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_BKLEN */
2850d1ea052SFabio Estevam IOMUX_PADS(PAD_SD4_DAT3__GPIO2_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_VDDEN */
2868bc7c487SOtavio Salvador };
2878bc7c487SOtavio Salvador
do_enable_hdmi(struct display_info_t const * dev)2888bc7c487SOtavio Salvador static void do_enable_hdmi(struct display_info_t const *dev)
2898bc7c487SOtavio Salvador {
2908bc7c487SOtavio Salvador imx_enable_hdmi_phy();
2918bc7c487SOtavio Salvador }
2928bc7c487SOtavio Salvador
detect_i2c(struct display_info_t const * dev)2938bc7c487SOtavio Salvador static int detect_i2c(struct display_info_t const *dev)
2948bc7c487SOtavio Salvador {
2958bc7c487SOtavio Salvador return (0 == i2c_set_bus_num(dev->bus)) &&
2968bc7c487SOtavio Salvador (0 == i2c_probe(dev->addr));
2978bc7c487SOtavio Salvador }
2988bc7c487SOtavio Salvador
enable_fwadapt_7wvga(struct display_info_t const * dev)2998bc7c487SOtavio Salvador static void enable_fwadapt_7wvga(struct display_info_t const *dev)
3008bc7c487SOtavio Salvador {
3010d1ea052SFabio Estevam SETUP_IOMUX_PADS(fwadapt_7wvga_pads);
3028bc7c487SOtavio Salvador
3038bc7c487SOtavio Salvador gpio_direction_output(IMX_GPIO_NR(2, 10), 1);
3048bc7c487SOtavio Salvador gpio_direction_output(IMX_GPIO_NR(2, 11), 1);
3058bc7c487SOtavio Salvador }
3068bc7c487SOtavio Salvador
3078bc7c487SOtavio Salvador struct display_info_t const displays[] = {{
3088bc7c487SOtavio Salvador .bus = -1,
3098bc7c487SOtavio Salvador .addr = 0,
3108bc7c487SOtavio Salvador .pixfmt = IPU_PIX_FMT_RGB24,
3118bc7c487SOtavio Salvador .detect = detect_hdmi,
3128bc7c487SOtavio Salvador .enable = do_enable_hdmi,
3138bc7c487SOtavio Salvador .mode = {
3147bcb983fSFabio Estevam .name = "HDMI",
3157bcb983fSFabio Estevam .refresh = 60,
3167bcb983fSFabio Estevam .xres = 1024,
3177bcb983fSFabio Estevam .yres = 768,
3187bcb983fSFabio Estevam .pixclock = 15385,
3197bcb983fSFabio Estevam .left_margin = 220,
3207bcb983fSFabio Estevam .right_margin = 40,
3217bcb983fSFabio Estevam .upper_margin = 21,
3227bcb983fSFabio Estevam .lower_margin = 7,
3237bcb983fSFabio Estevam .hsync_len = 60,
3247bcb983fSFabio Estevam .vsync_len = 10,
3257bcb983fSFabio Estevam .sync = FB_SYNC_EXT,
3267bcb983fSFabio Estevam .vmode = FB_VMODE_NONINTERLACED
3278bc7c487SOtavio Salvador } }, {
3288bc7c487SOtavio Salvador .bus = 1,
3298bc7c487SOtavio Salvador .addr = 0x10,
3308bc7c487SOtavio Salvador .pixfmt = IPU_PIX_FMT_RGB666,
3318bc7c487SOtavio Salvador .detect = detect_i2c,
3328bc7c487SOtavio Salvador .enable = enable_fwadapt_7wvga,
3338bc7c487SOtavio Salvador .mode = {
3348bc7c487SOtavio Salvador .name = "FWBADAPT-LCD-F07A-0102",
3358bc7c487SOtavio Salvador .refresh = 60,
3368bc7c487SOtavio Salvador .xres = 800,
3378bc7c487SOtavio Salvador .yres = 480,
3388bc7c487SOtavio Salvador .pixclock = 33260,
3398bc7c487SOtavio Salvador .left_margin = 128,
3408bc7c487SOtavio Salvador .right_margin = 128,
3418bc7c487SOtavio Salvador .upper_margin = 22,
3428bc7c487SOtavio Salvador .lower_margin = 22,
3438bc7c487SOtavio Salvador .hsync_len = 1,
3448bc7c487SOtavio Salvador .vsync_len = 1,
3458bc7c487SOtavio Salvador .sync = 0,
3468bc7c487SOtavio Salvador .vmode = FB_VMODE_NONINTERLACED
3478bc7c487SOtavio Salvador } } };
3488bc7c487SOtavio Salvador size_t display_count = ARRAY_SIZE(displays);
3497bcb983fSFabio Estevam
setup_display(void)3507bcb983fSFabio Estevam static void setup_display(void)
3517bcb983fSFabio Estevam {
3527bcb983fSFabio Estevam struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
3537bcb983fSFabio Estevam int reg;
3547bcb983fSFabio Estevam
3555ea7f0e3SPardeep Kumar Singla enable_ipu_clock();
3565ea7f0e3SPardeep Kumar Singla imx_setup_hdmi();
3577bcb983fSFabio Estevam
3587bcb983fSFabio Estevam reg = readl(&mxc_ccm->chsccdr);
3597bcb983fSFabio Estevam reg |= (CHSCCDR_CLK_SEL_LDB_DI0
3605ea7f0e3SPardeep Kumar Singla << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
3617bcb983fSFabio Estevam writel(reg, &mxc_ccm->chsccdr);
3628bc7c487SOtavio Salvador
3638bc7c487SOtavio Salvador /* Disable LCD backlight */
3640d1ea052SFabio Estevam SETUP_IOMUX_PAD(PAD_DI0_PIN4__GPIO4_IO20);
3658bc7c487SOtavio Salvador gpio_direction_input(IMX_GPIO_NR(4, 20));
3667bcb983fSFabio Estevam }
3677bcb983fSFabio Estevam #endif /* CONFIG_VIDEO_IPUV3 */
3687bcb983fSFabio Estevam
board_eth_init(bd_t * bis)369e2d282a1SFabio Estevam int board_eth_init(bd_t *bis)
370e2d282a1SFabio Estevam {
371e2d282a1SFabio Estevam setup_iomux_enet();
372e2d282a1SFabio Estevam
37314da759fSFabio Estevam return cpu_eth_init(bis);
374e2d282a1SFabio Estevam }
375e2d282a1SFabio Estevam
board_early_init_f(void)376e2d282a1SFabio Estevam int board_early_init_f(void)
377e2d282a1SFabio Estevam {
378e2d282a1SFabio Estevam setup_iomux_uart();
3797bcb983fSFabio Estevam #if defined(CONFIG_VIDEO_IPUV3)
3807bcb983fSFabio Estevam setup_display();
3817bcb983fSFabio Estevam #endif
38210e40d54SSimon Glass #ifdef CONFIG_SATA
383e355eec7SGilles Chanteperdrix /* Only mx6q wandboard has SATA */
384e355eec7SGilles Chanteperdrix if (is_cpu_type(MXC_CPU_MX6Q))
385e355eec7SGilles Chanteperdrix setup_sata();
386e355eec7SGilles Chanteperdrix #endif
387e355eec7SGilles Chanteperdrix
388e2d282a1SFabio Estevam return 0;
389e2d282a1SFabio Estevam }
390e2d282a1SFabio Estevam
3917bcb983fSFabio Estevam /*
3927bcb983fSFabio Estevam * Do not overwrite the console
3937bcb983fSFabio Estevam * Use always serial for U-Boot console
3947bcb983fSFabio Estevam */
overwrite_console(void)3957bcb983fSFabio Estevam int overwrite_console(void)
3967bcb983fSFabio Estevam {
3977bcb983fSFabio Estevam return 1;
3987bcb983fSFabio Estevam }
3997bcb983fSFabio Estevam
400eaffaa2dSOtavio Salvador #ifdef CONFIG_CMD_BMODE
401eaffaa2dSOtavio Salvador static const struct boot_mode board_boot_modes[] = {
402eaffaa2dSOtavio Salvador /* 4 bit bus width */
403eaffaa2dSOtavio Salvador {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
404eaffaa2dSOtavio Salvador {"mmc1", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
405eaffaa2dSOtavio Salvador {NULL, 0},
406eaffaa2dSOtavio Salvador };
407eaffaa2dSOtavio Salvador #endif
408eaffaa2dSOtavio Salvador
is_revc1(void)4099a8804a8SFabio Estevam static bool is_revc1(void)
4109a8804a8SFabio Estevam {
4119a8804a8SFabio Estevam SETUP_IOMUX_PADS(rev_detection_pad);
4129a8804a8SFabio Estevam gpio_direction_input(REV_DETECTION);
4139a8804a8SFabio Estevam
4149a8804a8SFabio Estevam if (gpio_get_value(REV_DETECTION))
4159a8804a8SFabio Estevam return true;
4169a8804a8SFabio Estevam else
4179a8804a8SFabio Estevam return false;
4189a8804a8SFabio Estevam }
4199a8804a8SFabio Estevam
board_late_init(void)420eaffaa2dSOtavio Salvador int board_late_init(void)
421eaffaa2dSOtavio Salvador {
422eaffaa2dSOtavio Salvador #ifdef CONFIG_CMD_BMODE
423eaffaa2dSOtavio Salvador add_board_boot_modes(board_boot_modes);
424eaffaa2dSOtavio Salvador #endif
425eaffaa2dSOtavio Salvador
4260d1ea052SFabio Estevam #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
42798b040c9SBreno Lima if (is_mx6dq())
428*382bee57SSimon Glass env_set("board_rev", "MX6Q");
4290d1ea052SFabio Estevam else
430*382bee57SSimon Glass env_set("board_rev", "MX6DL");
4319a8804a8SFabio Estevam
4329a8804a8SFabio Estevam if (is_revc1())
433*382bee57SSimon Glass env_set("board_name", "C1");
4349a8804a8SFabio Estevam else
435*382bee57SSimon Glass env_set("board_name", "B1");
4360d1ea052SFabio Estevam #endif
437eaffaa2dSOtavio Salvador return 0;
438eaffaa2dSOtavio Salvador }
439eaffaa2dSOtavio Salvador
board_init(void)440e2d282a1SFabio Estevam int board_init(void)
441e2d282a1SFabio Estevam {
442e2d282a1SFabio Estevam /* address of boot parameters */
443e2d282a1SFabio Estevam gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
444e2d282a1SFabio Estevam
44536c0627bSSven Ebenfeld #if defined(CONFIG_VIDEO_IPUV3)
4460d1ea052SFabio Estevam setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c2_pad_info);
44798b040c9SBreno Lima if (is_mx6dq())
4480d1ea052SFabio Estevam setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c2_pad_info);
4490d1ea052SFabio Estevam else
4500d1ea052SFabio Estevam setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c2_pad_info);
45136c0627bSSven Ebenfeld #endif
4528bc7c487SOtavio Salvador
453e2d282a1SFabio Estevam return 0;
454e2d282a1SFabio Estevam }
455e2d282a1SFabio Estevam
checkboard(void)456e2d282a1SFabio Estevam int checkboard(void)
457e2d282a1SFabio Estevam {
4589a8804a8SFabio Estevam if (is_revc1())
4599a8804a8SFabio Estevam puts("Board: Wandboard rev C1\n");
4609a8804a8SFabio Estevam else
4619a8804a8SFabio Estevam puts("Board: Wandboard rev B1\n");
462e2d282a1SFabio Estevam
463e2d282a1SFabio Estevam return 0;
464e2d282a1SFabio Estevam }
465