xref: /rk3399_rockchip-uboot/board/wandboard/spl.c (revision 6aee2ab68c362ace5a59f89a63abed82e0bf19e5)
10d1ea052SFabio Estevam /*
20d1ea052SFabio Estevam  * Copyright (C) 2014 Wandboard
30d1ea052SFabio Estevam  * Author: Tungyi Lin <tungyilin1127@gmail.com>
40d1ea052SFabio Estevam  *         Richard Hu <hakahu@gmail.com>
50d1ea052SFabio Estevam  * SPDX-License-Identifier:     GPL-2.0+
60d1ea052SFabio Estevam  */
70d1ea052SFabio Estevam 
80d1ea052SFabio Estevam #include <asm/arch/clock.h>
90d1ea052SFabio Estevam #include <asm/arch/imx-regs.h>
100d1ea052SFabio Estevam #include <asm/arch/iomux.h>
110d1ea052SFabio Estevam #include <asm/arch/mx6-pins.h>
121221ce45SMasahiro Yamada #include <linux/errno.h>
130d1ea052SFabio Estevam #include <asm/gpio.h>
14*552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
15*552a848eSStefano Babic #include <asm/mach-imx/video.h>
160d1ea052SFabio Estevam #include <mmc.h>
170d1ea052SFabio Estevam #include <fsl_esdhc.h>
180d1ea052SFabio Estevam #include <asm/arch/crm_regs.h>
190d1ea052SFabio Estevam #include <asm/io.h>
200d1ea052SFabio Estevam #include <asm/arch/sys_proto.h>
210d1ea052SFabio Estevam #include <spl.h>
220d1ea052SFabio Estevam 
230d1ea052SFabio Estevam DECLARE_GLOBAL_DATA_PTR;
240d1ea052SFabio Estevam 
250d1ea052SFabio Estevam #if defined(CONFIG_SPL_BUILD)
260d1ea052SFabio Estevam #include <asm/arch/mx6-ddr.h>
270d1ea052SFabio Estevam /*
280d1ea052SFabio Estevam  * Driving strength:
290d1ea052SFabio Estevam  *   0x30 == 40 Ohm
300d1ea052SFabio Estevam  *   0x28 == 48 Ohm
310d1ea052SFabio Estevam  */
320d1ea052SFabio Estevam 
330d1ea052SFabio Estevam #define IMX6DQ_DRIVE_STRENGTH		0x30
340d1ea052SFabio Estevam #define IMX6SDL_DRIVE_STRENGTH		0x28
350d1ea052SFabio Estevam 
360d1ea052SFabio Estevam /* configure MX6Q/DUAL mmdc DDR io registers */
370d1ea052SFabio Estevam static struct mx6dq_iomux_ddr_regs mx6dq_ddr_ioregs = {
380d1ea052SFabio Estevam 	.dram_sdclk_0 = IMX6DQ_DRIVE_STRENGTH,
390d1ea052SFabio Estevam 	.dram_sdclk_1 = IMX6DQ_DRIVE_STRENGTH,
400d1ea052SFabio Estevam 	.dram_cas = IMX6DQ_DRIVE_STRENGTH,
410d1ea052SFabio Estevam 	.dram_ras = IMX6DQ_DRIVE_STRENGTH,
420d1ea052SFabio Estevam 	.dram_reset = IMX6DQ_DRIVE_STRENGTH,
430d1ea052SFabio Estevam 	.dram_sdcke0 = IMX6DQ_DRIVE_STRENGTH,
440d1ea052SFabio Estevam 	.dram_sdcke1 = IMX6DQ_DRIVE_STRENGTH,
450d1ea052SFabio Estevam 	.dram_sdba2 = 0x00000000,
460d1ea052SFabio Estevam 	.dram_sdodt0 = IMX6DQ_DRIVE_STRENGTH,
470d1ea052SFabio Estevam 	.dram_sdodt1 = IMX6DQ_DRIVE_STRENGTH,
480d1ea052SFabio Estevam 	.dram_sdqs0 = IMX6DQ_DRIVE_STRENGTH,
490d1ea052SFabio Estevam 	.dram_sdqs1 = IMX6DQ_DRIVE_STRENGTH,
500d1ea052SFabio Estevam 	.dram_sdqs2 = IMX6DQ_DRIVE_STRENGTH,
510d1ea052SFabio Estevam 	.dram_sdqs3 = IMX6DQ_DRIVE_STRENGTH,
520d1ea052SFabio Estevam 	.dram_sdqs4 = IMX6DQ_DRIVE_STRENGTH,
530d1ea052SFabio Estevam 	.dram_sdqs5 = IMX6DQ_DRIVE_STRENGTH,
540d1ea052SFabio Estevam 	.dram_sdqs6 = IMX6DQ_DRIVE_STRENGTH,
550d1ea052SFabio Estevam 	.dram_sdqs7 = IMX6DQ_DRIVE_STRENGTH,
560d1ea052SFabio Estevam 	.dram_dqm0 = IMX6DQ_DRIVE_STRENGTH,
570d1ea052SFabio Estevam 	.dram_dqm1 = IMX6DQ_DRIVE_STRENGTH,
580d1ea052SFabio Estevam 	.dram_dqm2 = IMX6DQ_DRIVE_STRENGTH,
590d1ea052SFabio Estevam 	.dram_dqm3 = IMX6DQ_DRIVE_STRENGTH,
600d1ea052SFabio Estevam 	.dram_dqm4 = IMX6DQ_DRIVE_STRENGTH,
610d1ea052SFabio Estevam 	.dram_dqm5 = IMX6DQ_DRIVE_STRENGTH,
620d1ea052SFabio Estevam 	.dram_dqm6 = IMX6DQ_DRIVE_STRENGTH,
630d1ea052SFabio Estevam 	.dram_dqm7 = IMX6DQ_DRIVE_STRENGTH,
640d1ea052SFabio Estevam };
650d1ea052SFabio Estevam 
660d1ea052SFabio Estevam /* configure MX6Q/DUAL mmdc GRP io registers */
670d1ea052SFabio Estevam static struct mx6dq_iomux_grp_regs mx6dq_grp_ioregs = {
680d1ea052SFabio Estevam 	.grp_ddr_type = 0x000c0000,
690d1ea052SFabio Estevam 	.grp_ddrmode_ctl = 0x00020000,
700d1ea052SFabio Estevam 	.grp_ddrpke = 0x00000000,
710d1ea052SFabio Estevam 	.grp_addds = IMX6DQ_DRIVE_STRENGTH,
720d1ea052SFabio Estevam 	.grp_ctlds = IMX6DQ_DRIVE_STRENGTH,
730d1ea052SFabio Estevam 	.grp_ddrmode = 0x00020000,
740d1ea052SFabio Estevam 	.grp_b0ds = IMX6DQ_DRIVE_STRENGTH,
750d1ea052SFabio Estevam 	.grp_b1ds = IMX6DQ_DRIVE_STRENGTH,
760d1ea052SFabio Estevam 	.grp_b2ds = IMX6DQ_DRIVE_STRENGTH,
770d1ea052SFabio Estevam 	.grp_b3ds = IMX6DQ_DRIVE_STRENGTH,
780d1ea052SFabio Estevam 	.grp_b4ds = IMX6DQ_DRIVE_STRENGTH,
790d1ea052SFabio Estevam 	.grp_b5ds = IMX6DQ_DRIVE_STRENGTH,
800d1ea052SFabio Estevam 	.grp_b6ds = IMX6DQ_DRIVE_STRENGTH,
810d1ea052SFabio Estevam 	.grp_b7ds = IMX6DQ_DRIVE_STRENGTH,
820d1ea052SFabio Estevam };
830d1ea052SFabio Estevam 
840d1ea052SFabio Estevam /* configure MX6SOLO/DUALLITE mmdc DDR io registers */
850d1ea052SFabio Estevam struct mx6sdl_iomux_ddr_regs mx6sdl_ddr_ioregs = {
860d1ea052SFabio Estevam 	.dram_sdclk_0 = IMX6SDL_DRIVE_STRENGTH,
870d1ea052SFabio Estevam 	.dram_sdclk_1 = IMX6SDL_DRIVE_STRENGTH,
880d1ea052SFabio Estevam 	.dram_cas = IMX6SDL_DRIVE_STRENGTH,
890d1ea052SFabio Estevam 	.dram_ras = IMX6SDL_DRIVE_STRENGTH,
900d1ea052SFabio Estevam 	.dram_reset = IMX6SDL_DRIVE_STRENGTH,
910d1ea052SFabio Estevam 	.dram_sdcke0 = IMX6SDL_DRIVE_STRENGTH,
920d1ea052SFabio Estevam 	.dram_sdcke1 = IMX6SDL_DRIVE_STRENGTH,
930d1ea052SFabio Estevam 	.dram_sdba2 = 0x00000000,
940d1ea052SFabio Estevam 	.dram_sdodt0 = IMX6SDL_DRIVE_STRENGTH,
950d1ea052SFabio Estevam 	.dram_sdodt1 = IMX6SDL_DRIVE_STRENGTH,
960d1ea052SFabio Estevam 	.dram_sdqs0 = IMX6SDL_DRIVE_STRENGTH,
970d1ea052SFabio Estevam 	.dram_sdqs1 = IMX6SDL_DRIVE_STRENGTH,
980d1ea052SFabio Estevam 	.dram_sdqs2 = IMX6SDL_DRIVE_STRENGTH,
990d1ea052SFabio Estevam 	.dram_sdqs3 = IMX6SDL_DRIVE_STRENGTH,
1000d1ea052SFabio Estevam 	.dram_sdqs4 = IMX6SDL_DRIVE_STRENGTH,
1010d1ea052SFabio Estevam 	.dram_sdqs5 = IMX6SDL_DRIVE_STRENGTH,
1020d1ea052SFabio Estevam 	.dram_sdqs6 = IMX6SDL_DRIVE_STRENGTH,
1030d1ea052SFabio Estevam 	.dram_sdqs7 = IMX6SDL_DRIVE_STRENGTH,
1040d1ea052SFabio Estevam 	.dram_dqm0 = IMX6SDL_DRIVE_STRENGTH,
1050d1ea052SFabio Estevam 	.dram_dqm1 = IMX6SDL_DRIVE_STRENGTH,
1060d1ea052SFabio Estevam 	.dram_dqm2 = IMX6SDL_DRIVE_STRENGTH,
1070d1ea052SFabio Estevam 	.dram_dqm3 = IMX6SDL_DRIVE_STRENGTH,
1080d1ea052SFabio Estevam 	.dram_dqm4 = IMX6SDL_DRIVE_STRENGTH,
1090d1ea052SFabio Estevam 	.dram_dqm5 = IMX6SDL_DRIVE_STRENGTH,
1100d1ea052SFabio Estevam 	.dram_dqm6 = IMX6SDL_DRIVE_STRENGTH,
1110d1ea052SFabio Estevam 	.dram_dqm7 = IMX6SDL_DRIVE_STRENGTH,
1120d1ea052SFabio Estevam };
1130d1ea052SFabio Estevam 
1140d1ea052SFabio Estevam /* configure MX6SOLO/DUALLITE mmdc GRP io registers */
1150d1ea052SFabio Estevam struct mx6sdl_iomux_grp_regs mx6sdl_grp_ioregs = {
1160d1ea052SFabio Estevam 	.grp_ddr_type = 0x000c0000,
1170d1ea052SFabio Estevam 	.grp_ddrmode_ctl = 0x00020000,
1180d1ea052SFabio Estevam 	.grp_ddrpke = 0x00000000,
1190d1ea052SFabio Estevam 	.grp_addds = IMX6SDL_DRIVE_STRENGTH,
1200d1ea052SFabio Estevam 	.grp_ctlds = IMX6SDL_DRIVE_STRENGTH,
1210d1ea052SFabio Estevam 	.grp_ddrmode = 0x00020000,
1220d1ea052SFabio Estevam 	.grp_b0ds = IMX6SDL_DRIVE_STRENGTH,
1230d1ea052SFabio Estevam 	.grp_b1ds = IMX6SDL_DRIVE_STRENGTH,
1240d1ea052SFabio Estevam 	.grp_b2ds = IMX6SDL_DRIVE_STRENGTH,
1250d1ea052SFabio Estevam 	.grp_b3ds = IMX6SDL_DRIVE_STRENGTH,
1260d1ea052SFabio Estevam 	.grp_b4ds = IMX6SDL_DRIVE_STRENGTH,
1270d1ea052SFabio Estevam 	.grp_b5ds = IMX6SDL_DRIVE_STRENGTH,
1280d1ea052SFabio Estevam 	.grp_b6ds = IMX6SDL_DRIVE_STRENGTH,
1290d1ea052SFabio Estevam 	.grp_b7ds = IMX6SDL_DRIVE_STRENGTH,
1300d1ea052SFabio Estevam };
1310d1ea052SFabio Estevam 
1320d1ea052SFabio Estevam /* H5T04G63AFR-PB */
1330d1ea052SFabio Estevam static struct mx6_ddr3_cfg h5t04g63afr = {
1340d1ea052SFabio Estevam 	.mem_speed = 1600,
1350d1ea052SFabio Estevam 	.density = 4,
1360d1ea052SFabio Estevam 	.width = 16,
1370d1ea052SFabio Estevam 	.banks = 8,
1380d1ea052SFabio Estevam 	.rowaddr = 15,
1390d1ea052SFabio Estevam 	.coladdr = 10,
1400d1ea052SFabio Estevam 	.pagesz = 2,
1410d1ea052SFabio Estevam 	.trcd = 1375,
1420d1ea052SFabio Estevam 	.trcmin = 4875,
1430d1ea052SFabio Estevam 	.trasmin = 3500,
1440d1ea052SFabio Estevam };
1450d1ea052SFabio Estevam 
1460d1ea052SFabio Estevam /* H5TQ2G63DFR-H9 */
1470d1ea052SFabio Estevam static struct mx6_ddr3_cfg h5tq2g63dfr = {
1480d1ea052SFabio Estevam 	.mem_speed = 1333,
1490d1ea052SFabio Estevam 	.density = 2,
1500d1ea052SFabio Estevam 	.width = 16,
1510d1ea052SFabio Estevam 	.banks = 8,
1520d1ea052SFabio Estevam 	.rowaddr = 14,
1530d1ea052SFabio Estevam 	.coladdr = 10,
1540d1ea052SFabio Estevam 	.pagesz = 2,
1550d1ea052SFabio Estevam 	.trcd = 1350,
1560d1ea052SFabio Estevam 	.trcmin = 4950,
1570d1ea052SFabio Estevam 	.trasmin = 3600,
1580d1ea052SFabio Estevam };
1590d1ea052SFabio Estevam 
1600d1ea052SFabio Estevam static struct mx6_mmdc_calibration mx6q_2g_mmdc_calib = {
1610d1ea052SFabio Estevam 	.p0_mpwldectrl0 = 0x001f001f,
1620d1ea052SFabio Estevam 	.p0_mpwldectrl1 = 0x001f001f,
1630d1ea052SFabio Estevam 	.p1_mpwldectrl0 = 0x001f001f,
1640d1ea052SFabio Estevam 	.p1_mpwldectrl1 = 0x001f001f,
1650d1ea052SFabio Estevam 	.p0_mpdgctrl0 = 0x4301030d,
1660d1ea052SFabio Estevam 	.p0_mpdgctrl1 = 0x03020277,
1670d1ea052SFabio Estevam 	.p1_mpdgctrl0 = 0x4300030a,
1680d1ea052SFabio Estevam 	.p1_mpdgctrl1 = 0x02780248,
1690d1ea052SFabio Estevam 	.p0_mprddlctl = 0x4536393b,
1700d1ea052SFabio Estevam 	.p1_mprddlctl = 0x36353441,
1710d1ea052SFabio Estevam 	.p0_mpwrdlctl = 0x41414743,
1720d1ea052SFabio Estevam 	.p1_mpwrdlctl = 0x462f453f,
1730d1ea052SFabio Estevam };
1740d1ea052SFabio Estevam 
1750d1ea052SFabio Estevam /* DDR 64bit 2GB */
1760d1ea052SFabio Estevam static struct mx6_ddr_sysinfo mem_q = {
1770d1ea052SFabio Estevam 	.dsize		= 2,
1780d1ea052SFabio Estevam 	.cs1_mirror	= 0,
1790d1ea052SFabio Estevam 	/* config for full 4GB range so that get_mem_size() works */
1800d1ea052SFabio Estevam 	.cs_density	= 32,
1810d1ea052SFabio Estevam 	.ncs		= 1,
1820d1ea052SFabio Estevam 	.bi_on		= 1,
1830d1ea052SFabio Estevam 	.rtt_nom	= 1,
1840d1ea052SFabio Estevam 	.rtt_wr		= 0,
1850d1ea052SFabio Estevam 	.ralat		= 5,
1860d1ea052SFabio Estevam 	.walat		= 0,
1870d1ea052SFabio Estevam 	.mif3_mode	= 3,
1880d1ea052SFabio Estevam 	.rst_to_cke	= 0x23,
1890d1ea052SFabio Estevam 	.sde_to_rst	= 0x10,
190edf00937SFabio Estevam 	.refsel = 1,	/* Refresh cycles at 32KHz */
191ba4e159fSFabio Estevam 	.refr = 3,	/* 4 refresh commands per refresh cycle */
1920d1ea052SFabio Estevam };
1930d1ea052SFabio Estevam 
1940d1ea052SFabio Estevam static struct mx6_mmdc_calibration mx6dl_1g_mmdc_calib = {
1950d1ea052SFabio Estevam 	.p0_mpwldectrl0 = 0x001f001f,
1960d1ea052SFabio Estevam 	.p0_mpwldectrl1 = 0x001f001f,
1970d1ea052SFabio Estevam 	.p1_mpwldectrl0 = 0x001f001f,
1980d1ea052SFabio Estevam 	.p1_mpwldectrl1 = 0x001f001f,
1990d1ea052SFabio Estevam 	.p0_mpdgctrl0 = 0x420e020e,
2000d1ea052SFabio Estevam 	.p0_mpdgctrl1 = 0x02000200,
2010d1ea052SFabio Estevam 	.p1_mpdgctrl0 = 0x42020202,
2020d1ea052SFabio Estevam 	.p1_mpdgctrl1 = 0x01720172,
2030d1ea052SFabio Estevam 	.p0_mprddlctl = 0x494c4f4c,
2040d1ea052SFabio Estevam 	.p1_mprddlctl = 0x4a4c4c49,
2050d1ea052SFabio Estevam 	.p0_mpwrdlctl = 0x3f3f3133,
2060d1ea052SFabio Estevam 	.p1_mpwrdlctl = 0x39373f2e,
2070d1ea052SFabio Estevam };
2080d1ea052SFabio Estevam 
2090d1ea052SFabio Estevam static struct mx6_mmdc_calibration mx6s_512m_mmdc_calib = {
2100d1ea052SFabio Estevam 	.p0_mpwldectrl0 = 0x0040003c,
2110d1ea052SFabio Estevam 	.p0_mpwldectrl1 = 0x0032003e,
2120d1ea052SFabio Estevam 	.p0_mpdgctrl0 = 0x42350231,
2130d1ea052SFabio Estevam 	.p0_mpdgctrl1 = 0x021a0218,
2140d1ea052SFabio Estevam 	.p0_mprddlctl = 0x4b4b4e49,
2150d1ea052SFabio Estevam 	.p0_mpwrdlctl = 0x3f3f3035,
2160d1ea052SFabio Estevam };
2170d1ea052SFabio Estevam 
2180d1ea052SFabio Estevam /* DDR 64bit 1GB */
2190d1ea052SFabio Estevam static struct mx6_ddr_sysinfo mem_dl = {
2200d1ea052SFabio Estevam 	.dsize		= 2,
2210d1ea052SFabio Estevam 	.cs1_mirror	= 0,
2220d1ea052SFabio Estevam 	/* config for full 4GB range so that get_mem_size() works */
2230d1ea052SFabio Estevam 	.cs_density	= 32,
2240d1ea052SFabio Estevam 	.ncs		= 1,
2250d1ea052SFabio Estevam 	.bi_on		= 1,
2260d1ea052SFabio Estevam 	.rtt_nom	= 1,
2270d1ea052SFabio Estevam 	.rtt_wr		= 0,
2280d1ea052SFabio Estevam 	.ralat		= 5,
2290d1ea052SFabio Estevam 	.walat		= 0,
2300d1ea052SFabio Estevam 	.mif3_mode	= 3,
2310d1ea052SFabio Estevam 	.rst_to_cke	= 0x23,
2320d1ea052SFabio Estevam 	.sde_to_rst	= 0x10,
233edf00937SFabio Estevam 	.refsel = 1,	/* Refresh cycles at 32KHz */
234ba4e159fSFabio Estevam 	.refr = 3,	/* 4 refresh commands per refresh cycle */
2350d1ea052SFabio Estevam };
2360d1ea052SFabio Estevam 
2370d1ea052SFabio Estevam /* DDR 32bit 512MB */
2380d1ea052SFabio Estevam static struct mx6_ddr_sysinfo mem_s = {
2390d1ea052SFabio Estevam 	.dsize		= 1,
2400d1ea052SFabio Estevam 	.cs1_mirror	= 0,
2410d1ea052SFabio Estevam 	/* config for full 4GB range so that get_mem_size() works */
2420d1ea052SFabio Estevam 	.cs_density	= 32,
2430d1ea052SFabio Estevam 	.ncs		= 1,
2440d1ea052SFabio Estevam 	.bi_on		= 1,
2450d1ea052SFabio Estevam 	.rtt_nom	= 1,
2460d1ea052SFabio Estevam 	.rtt_wr		= 0,
2470d1ea052SFabio Estevam 	.ralat		= 5,
2480d1ea052SFabio Estevam 	.walat		= 0,
2490d1ea052SFabio Estevam 	.mif3_mode	= 3,
2500d1ea052SFabio Estevam 	.rst_to_cke	= 0x23,
2510d1ea052SFabio Estevam 	.sde_to_rst	= 0x10,
252edf00937SFabio Estevam 	.refsel = 1,	/* Refresh cycles at 32KHz */
253ba4e159fSFabio Estevam 	.refr = 3,	/* 4 refresh commands per refresh cycle */
2540d1ea052SFabio Estevam };
2550d1ea052SFabio Estevam 
ccgr_init(void)2560d1ea052SFabio Estevam static void ccgr_init(void)
2570d1ea052SFabio Estevam {
2580d1ea052SFabio Estevam 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
2590d1ea052SFabio Estevam 
2600d1ea052SFabio Estevam 	writel(0x00C03F3F, &ccm->CCGR0);
2610d1ea052SFabio Estevam 	writel(0x0030FC03, &ccm->CCGR1);
2620d1ea052SFabio Estevam 	writel(0x0FFFC000, &ccm->CCGR2);
2630d1ea052SFabio Estevam 	writel(0x3FF00000, &ccm->CCGR3);
2640d1ea052SFabio Estevam 	writel(0x00FFF300, &ccm->CCGR4);
2650d1ea052SFabio Estevam 	writel(0x0F0000C3, &ccm->CCGR5);
2660d1ea052SFabio Estevam 	writel(0x000003FF, &ccm->CCGR6);
2670d1ea052SFabio Estevam }
2680d1ea052SFabio Estevam 
spl_dram_init(void)2690d1ea052SFabio Estevam static void spl_dram_init(void)
2700d1ea052SFabio Estevam {
2710d1ea052SFabio Estevam 	if (is_cpu_type(MXC_CPU_MX6SOLO)) {
2720d1ea052SFabio Estevam 		mx6sdl_dram_iocfg(32, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
2730d1ea052SFabio Estevam 		mx6_dram_cfg(&mem_s, &mx6s_512m_mmdc_calib, &h5tq2g63dfr);
2740d1ea052SFabio Estevam 	} else if (is_cpu_type(MXC_CPU_MX6DL)) {
2750d1ea052SFabio Estevam 		mx6sdl_dram_iocfg(64, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
2760d1ea052SFabio Estevam 		mx6_dram_cfg(&mem_dl, &mx6dl_1g_mmdc_calib, &h5tq2g63dfr);
2770d1ea052SFabio Estevam 	} else if (is_cpu_type(MXC_CPU_MX6Q)) {
2780d1ea052SFabio Estevam 		mx6dq_dram_iocfg(64, &mx6dq_ddr_ioregs, &mx6dq_grp_ioregs);
2790d1ea052SFabio Estevam 		mx6_dram_cfg(&mem_q, &mx6q_2g_mmdc_calib, &h5t04g63afr);
2800d1ea052SFabio Estevam 	}
2810d1ea052SFabio Estevam }
2820d1ea052SFabio Estevam 
board_init_f(ulong dummy)2830d1ea052SFabio Estevam void board_init_f(ulong dummy)
2840d1ea052SFabio Estevam {
2850d1ea052SFabio Estevam 	ccgr_init();
2860d1ea052SFabio Estevam 
2870d1ea052SFabio Estevam 	/* setup AIPS and disable watchdog */
2880d1ea052SFabio Estevam 	arch_cpu_init();
2890d1ea052SFabio Estevam 
2900d1ea052SFabio Estevam 	gpr_init();
2910d1ea052SFabio Estevam 
2920d1ea052SFabio Estevam 	/* iomux */
2930d1ea052SFabio Estevam 	board_early_init_f();
2940d1ea052SFabio Estevam 
2950d1ea052SFabio Estevam 	/* setup GP timer */
2960d1ea052SFabio Estevam 	timer_init();
2970d1ea052SFabio Estevam 
2980d1ea052SFabio Estevam 	/* UART clocks enabled and gd valid - init serial console */
2990d1ea052SFabio Estevam 	preloader_console_init();
3000d1ea052SFabio Estevam 
3010d1ea052SFabio Estevam 	/* DDR initialization */
3020d1ea052SFabio Estevam 	spl_dram_init();
3030d1ea052SFabio Estevam 
3040d1ea052SFabio Estevam 	/* Clear the BSS. */
3050d1ea052SFabio Estevam 	memset(__bss_start, 0, __bss_end - __bss_start);
3060d1ea052SFabio Estevam 
3070d1ea052SFabio Estevam 	/* load/boot image from boot device */
3080d1ea052SFabio Estevam 	board_init_r(NULL, 0);
3090d1ea052SFabio Estevam }
3100d1ea052SFabio Estevam #endif
311