xref: /rk3399_rockchip-uboot/board/vscom/baltos/mux.c (revision 6ce8932494043246667979b3efacdee5e4ec5dfd)
1*6ce89324SYegor Yefremov /*
2*6ce89324SYegor Yefremov  * mux.c
3*6ce89324SYegor Yefremov  *
4*6ce89324SYegor Yefremov  * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
5*6ce89324SYegor Yefremov  *
6*6ce89324SYegor Yefremov  * This program is free software; you can redistribute it and/or
7*6ce89324SYegor Yefremov  * modify it under the terms of the GNU General Public License as
8*6ce89324SYegor Yefremov  * published by the Free Software Foundation version 2.
9*6ce89324SYegor Yefremov  *
10*6ce89324SYegor Yefremov  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11*6ce89324SYegor Yefremov  * kind, whether express or implied; without even the implied warranty
12*6ce89324SYegor Yefremov  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13*6ce89324SYegor Yefremov  * GNU General Public License for more details.
14*6ce89324SYegor Yefremov  */
15*6ce89324SYegor Yefremov 
16*6ce89324SYegor Yefremov #include <common.h>
17*6ce89324SYegor Yefremov #include <asm/arch/sys_proto.h>
18*6ce89324SYegor Yefremov #include <asm/arch/hardware.h>
19*6ce89324SYegor Yefremov #include <asm/arch/mux.h>
20*6ce89324SYegor Yefremov #include <asm/io.h>
21*6ce89324SYegor Yefremov #include <i2c.h>
22*6ce89324SYegor Yefremov #include "board.h"
23*6ce89324SYegor Yefremov 
24*6ce89324SYegor Yefremov static struct module_pin_mux uart0_pin_mux[] = {
25*6ce89324SYegor Yefremov 	{OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* UART0_RXD */
26*6ce89324SYegor Yefremov 	{OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},		/* UART0_TXD */
27*6ce89324SYegor Yefremov 	{-1},
28*6ce89324SYegor Yefremov };
29*6ce89324SYegor Yefremov 
30*6ce89324SYegor Yefremov static struct module_pin_mux uart1_pin_mux[] = {
31*6ce89324SYegor Yefremov 	{OFFSET(uart1_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* UART1_RXD */
32*6ce89324SYegor Yefremov 	{OFFSET(uart1_txd), (MODE(0) | PULLUDEN)},		/* UART1_TXD */
33*6ce89324SYegor Yefremov 	{-1},
34*6ce89324SYegor Yefremov };
35*6ce89324SYegor Yefremov 
36*6ce89324SYegor Yefremov static struct module_pin_mux uart2_pin_mux[] = {
37*6ce89324SYegor Yefremov 	{OFFSET(spi0_sclk), (MODE(1) | PULLUP_EN | RXACTIVE)},	/* UART2_RXD */
38*6ce89324SYegor Yefremov 	{OFFSET(spi0_d0), (MODE(1) | PULLUDEN)},		/* UART2_TXD */
39*6ce89324SYegor Yefremov 	{-1},
40*6ce89324SYegor Yefremov };
41*6ce89324SYegor Yefremov 
42*6ce89324SYegor Yefremov static struct module_pin_mux uart3_pin_mux[] = {
43*6ce89324SYegor Yefremov 	{OFFSET(spi0_cs1), (MODE(1) | PULLUP_EN | RXACTIVE)},	/* UART3_RXD */
44*6ce89324SYegor Yefremov 	{OFFSET(ecap0_in_pwm0_out), (MODE(1) | PULLUDEN)},	/* UART3_TXD */
45*6ce89324SYegor Yefremov 	{-1},
46*6ce89324SYegor Yefremov };
47*6ce89324SYegor Yefremov 
48*6ce89324SYegor Yefremov static struct module_pin_mux uart4_pin_mux[] = {
49*6ce89324SYegor Yefremov 	{OFFSET(gpmc_wait0), (MODE(6) | PULLUP_EN | RXACTIVE)},	/* UART4_RXD */
50*6ce89324SYegor Yefremov 	{OFFSET(gpmc_wpn), (MODE(6) | PULLUDEN)},		/* UART4_TXD */
51*6ce89324SYegor Yefremov 	{-1},
52*6ce89324SYegor Yefremov };
53*6ce89324SYegor Yefremov 
54*6ce89324SYegor Yefremov static struct module_pin_mux uart5_pin_mux[] = {
55*6ce89324SYegor Yefremov 	{OFFSET(lcd_data9), (MODE(4) | PULLUP_EN | RXACTIVE)},	/* UART5_RXD */
56*6ce89324SYegor Yefremov 	{OFFSET(lcd_data8), (MODE(4) | PULLUDEN)},		/* UART5_TXD */
57*6ce89324SYegor Yefremov 	{-1},
58*6ce89324SYegor Yefremov };
59*6ce89324SYegor Yefremov 
60*6ce89324SYegor Yefremov static struct module_pin_mux mmc0_pin_mux[] = {
61*6ce89324SYegor Yefremov 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT3 */
62*6ce89324SYegor Yefremov 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT2 */
63*6ce89324SYegor Yefremov 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT1 */
64*6ce89324SYegor Yefremov 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT0 */
65*6ce89324SYegor Yefremov 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CLK */
66*6ce89324SYegor Yefremov 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CMD */
67*6ce89324SYegor Yefremov 	//{OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)},	/* MMC0_CD */
68*6ce89324SYegor Yefremov 	{-1},
69*6ce89324SYegor Yefremov };
70*6ce89324SYegor Yefremov 
71*6ce89324SYegor Yefremov static struct module_pin_mux i2c0_pin_mux[] = {
72*6ce89324SYegor Yefremov 	{OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
73*6ce89324SYegor Yefremov 			PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
74*6ce89324SYegor Yefremov 	{OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
75*6ce89324SYegor Yefremov 			PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
76*6ce89324SYegor Yefremov 	{-1},
77*6ce89324SYegor Yefremov };
78*6ce89324SYegor Yefremov 
79*6ce89324SYegor Yefremov static struct module_pin_mux i2c1_pin_mux[] = {
80*6ce89324SYegor Yefremov 	{OFFSET(spi0_d1), (MODE(2) | RXACTIVE |
81*6ce89324SYegor Yefremov 			PULLUDEN | SLEWCTRL)},	/* I2C_DATA */
82*6ce89324SYegor Yefremov 	{OFFSET(spi0_cs0), (MODE(2) | RXACTIVE |
83*6ce89324SYegor Yefremov 			PULLUDEN | SLEWCTRL)},	/* I2C_SCLK */
84*6ce89324SYegor Yefremov 	{-1},
85*6ce89324SYegor Yefremov };
86*6ce89324SYegor Yefremov 
87*6ce89324SYegor Yefremov static struct module_pin_mux gpio0_7_pin_mux[] = {
88*6ce89324SYegor Yefremov 	{OFFSET(ecap0_in_pwm0_out), (MODE(7) | PULLUDEN)},	/* GPIO0_7 */
89*6ce89324SYegor Yefremov 	{-1},
90*6ce89324SYegor Yefremov };
91*6ce89324SYegor Yefremov 
92*6ce89324SYegor Yefremov static struct module_pin_mux rmii1_pin_mux[] = {
93*6ce89324SYegor Yefremov 	{OFFSET(mii1_crs), MODE(1) | RXACTIVE},			/* RGMII1_TCTL */
94*6ce89324SYegor Yefremov 	{OFFSET(mii1_txen), MODE(1)},			/* RGMII1_TCTL */
95*6ce89324SYegor Yefremov 	{OFFSET(mii1_txd1), MODE(1)},			/* RGMII1_TCTL */
96*6ce89324SYegor Yefremov 	{OFFSET(mii1_txd0), MODE(1)},			/* RGMII1_TCTL */
97*6ce89324SYegor Yefremov 	{OFFSET(mii1_rxd1), MODE(1) | RXACTIVE},			/* RGMII1_TCTL */
98*6ce89324SYegor Yefremov 	{OFFSET(mii1_rxd0), MODE(1) | RXACTIVE},			/* RGMII1_TCTL */
99*6ce89324SYegor Yefremov 	{OFFSET(rmii1_refclk), MODE(0) | RXACTIVE},			/* RGMII1_TCTL */
100*6ce89324SYegor Yefremov 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
101*6ce89324SYegor Yefremov 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},	/* MDIO_CLK */
102*6ce89324SYegor Yefremov 	{-1},
103*6ce89324SYegor Yefremov };
104*6ce89324SYegor Yefremov 
105*6ce89324SYegor Yefremov static struct module_pin_mux rgmii2_pin_mux[] = {
106*6ce89324SYegor Yefremov 	{OFFSET(gpmc_a0), MODE(2)},			/* RGMII1_TCTL */
107*6ce89324SYegor Yefremov 	{OFFSET(gpmc_a1), MODE(2) | RXACTIVE},	/* RGMII1_RCTL */
108*6ce89324SYegor Yefremov 	{OFFSET(gpmc_a2), MODE(2)},			/* RGMII1_TD3 */
109*6ce89324SYegor Yefremov 	{OFFSET(gpmc_a3), MODE(2)},			/* RGMII1_TD2 */
110*6ce89324SYegor Yefremov 	{OFFSET(gpmc_a4), MODE(2)},			/* RGMII1_TD1 */
111*6ce89324SYegor Yefremov 	{OFFSET(gpmc_a5), MODE(2)},			/* RGMII1_TD0 */
112*6ce89324SYegor Yefremov 	{OFFSET(gpmc_a6), MODE(2)},			/* RGMII1_TCLK */
113*6ce89324SYegor Yefremov 	{OFFSET(gpmc_a7), MODE(2) | RXACTIVE},	/* RGMII1_RCLK */
114*6ce89324SYegor Yefremov 	{OFFSET(gpmc_a8), MODE(2) | RXACTIVE},	/* RGMII1_RD3 */
115*6ce89324SYegor Yefremov 	{OFFSET(gpmc_a9), MODE(2) | RXACTIVE},	/* RGMII1_RD2 */
116*6ce89324SYegor Yefremov 	{OFFSET(gpmc_a10), MODE(2) | RXACTIVE},	/* RGMII1_RD1 */
117*6ce89324SYegor Yefremov 	{OFFSET(gpmc_a11), MODE(2) | RXACTIVE},	/* RGMII1_RD0 */
118*6ce89324SYegor Yefremov 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
119*6ce89324SYegor Yefremov 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},	/* MDIO_CLK */
120*6ce89324SYegor Yefremov 	{-1},
121*6ce89324SYegor Yefremov };
122*6ce89324SYegor Yefremov 
123*6ce89324SYegor Yefremov static struct module_pin_mux nand_pin_mux[] = {
124*6ce89324SYegor Yefremov 	{OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD0 */
125*6ce89324SYegor Yefremov 	{OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD1 */
126*6ce89324SYegor Yefremov 	{OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD2 */
127*6ce89324SYegor Yefremov 	{OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD3 */
128*6ce89324SYegor Yefremov 	{OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD4 */
129*6ce89324SYegor Yefremov 	{OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD5 */
130*6ce89324SYegor Yefremov 	{OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD6 */
131*6ce89324SYegor Yefremov 	{OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD7 */
132*6ce89324SYegor Yefremov 	{OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
133*6ce89324SYegor Yefremov 	{OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)},	/* NAND_WPN */
134*6ce89324SYegor Yefremov 	{OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)},	/* NAND_CS0 */
135*6ce89324SYegor Yefremov 	{OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
136*6ce89324SYegor Yefremov 	{OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)},	/* NAND_OE */
137*6ce89324SYegor Yefremov 	{OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)},	/* NAND_WEN */
138*6ce89324SYegor Yefremov 	{OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)},	/* NAND_BE_CLE */
139*6ce89324SYegor Yefremov 	{-1},
140*6ce89324SYegor Yefremov };
141*6ce89324SYegor Yefremov 
142*6ce89324SYegor Yefremov void enable_uart0_pin_mux(void)
143*6ce89324SYegor Yefremov {
144*6ce89324SYegor Yefremov 	configure_module_pin_mux(uart0_pin_mux);
145*6ce89324SYegor Yefremov }
146*6ce89324SYegor Yefremov 
147*6ce89324SYegor Yefremov void enable_uart1_pin_mux(void)
148*6ce89324SYegor Yefremov {
149*6ce89324SYegor Yefremov 	configure_module_pin_mux(uart1_pin_mux);
150*6ce89324SYegor Yefremov }
151*6ce89324SYegor Yefremov 
152*6ce89324SYegor Yefremov void enable_uart2_pin_mux(void)
153*6ce89324SYegor Yefremov {
154*6ce89324SYegor Yefremov 	configure_module_pin_mux(uart2_pin_mux);
155*6ce89324SYegor Yefremov }
156*6ce89324SYegor Yefremov 
157*6ce89324SYegor Yefremov void enable_uart3_pin_mux(void)
158*6ce89324SYegor Yefremov {
159*6ce89324SYegor Yefremov 	configure_module_pin_mux(uart3_pin_mux);
160*6ce89324SYegor Yefremov }
161*6ce89324SYegor Yefremov 
162*6ce89324SYegor Yefremov void enable_uart4_pin_mux(void)
163*6ce89324SYegor Yefremov {
164*6ce89324SYegor Yefremov 	configure_module_pin_mux(uart4_pin_mux);
165*6ce89324SYegor Yefremov }
166*6ce89324SYegor Yefremov 
167*6ce89324SYegor Yefremov void enable_uart5_pin_mux(void)
168*6ce89324SYegor Yefremov {
169*6ce89324SYegor Yefremov 	configure_module_pin_mux(uart5_pin_mux);
170*6ce89324SYegor Yefremov }
171*6ce89324SYegor Yefremov 
172*6ce89324SYegor Yefremov void enable_i2c0_pin_mux(void)
173*6ce89324SYegor Yefremov {
174*6ce89324SYegor Yefremov 	configure_module_pin_mux(i2c0_pin_mux);
175*6ce89324SYegor Yefremov }
176*6ce89324SYegor Yefremov 
177*6ce89324SYegor Yefremov void enable_i2c1_pin_mux(void)
178*6ce89324SYegor Yefremov {
179*6ce89324SYegor Yefremov 	configure_module_pin_mux(i2c1_pin_mux);
180*6ce89324SYegor Yefremov }
181*6ce89324SYegor Yefremov 
182*6ce89324SYegor Yefremov void enable_board_pin_mux()
183*6ce89324SYegor Yefremov {
184*6ce89324SYegor Yefremov 	/* Baltos */
185*6ce89324SYegor Yefremov 	configure_module_pin_mux(i2c1_pin_mux);
186*6ce89324SYegor Yefremov 	configure_module_pin_mux(gpio0_7_pin_mux);
187*6ce89324SYegor Yefremov 	configure_module_pin_mux(rgmii2_pin_mux);
188*6ce89324SYegor Yefremov 	configure_module_pin_mux(rmii1_pin_mux);
189*6ce89324SYegor Yefremov 	configure_module_pin_mux(mmc0_pin_mux);
190*6ce89324SYegor Yefremov 
191*6ce89324SYegor Yefremov #if defined(CONFIG_NAND)
192*6ce89324SYegor Yefremov 	configure_module_pin_mux(nand_pin_mux);
193*6ce89324SYegor Yefremov #endif
194*6ce89324SYegor Yefremov }
195