1792f1868SBreno Lima /*
2792f1868SBreno Lima * Copyright (C) 2014-2015 Freescale Semiconductor, Inc.
3792f1868SBreno Lima * Copyright (C) Jasbir Matharu
4792f1868SBreno Lima * Copyright (C) UDOO Team
5792f1868SBreno Lima *
6792f1868SBreno Lima * Author: Breno Lima <breno.lima@nxp.com>
7792f1868SBreno Lima * Author: Francesco Montefoschi <francesco.monte@gmail.com>
8792f1868SBreno Lima *
9792f1868SBreno Lima * SPDX-License-Identifier: GPL-2.0+
10792f1868SBreno Lima */
11792f1868SBreno Lima
12792f1868SBreno Lima #include <asm/arch/clock.h>
13a11e30f8SBreno Lima #include <asm/arch/crm_regs.h>
14792f1868SBreno Lima #include <asm/arch/imx-regs.h>
15792f1868SBreno Lima #include <asm/arch/iomux.h>
16792f1868SBreno Lima #include <asm/arch/mx6-pins.h>
17792f1868SBreno Lima #include <asm/gpio.h>
18552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
19792f1868SBreno Lima #include <mmc.h>
20792f1868SBreno Lima #include <fsl_esdhc.h>
21792f1868SBreno Lima #include <asm/arch/crm_regs.h>
22792f1868SBreno Lima #include <asm/io.h>
23552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
24792f1868SBreno Lima #include <asm/arch/sys_proto.h>
25792f1868SBreno Lima #include <spl.h>
26792f1868SBreno Lima #include <linux/sizes.h>
27792f1868SBreno Lima #include <common.h>
2821729bcdSBreno Lima #include <i2c.h>
29a11e30f8SBreno Lima #include <miiphy.h>
30a11e30f8SBreno Lima #include <netdev.h>
3121729bcdSBreno Lima #include <power/pmic.h>
3221729bcdSBreno Lima #include <power/pfuze3000_pmic.h>
33a11e30f8SBreno Lima #include <malloc.h>
34792f1868SBreno Lima
35792f1868SBreno Lima DECLARE_GLOBAL_DATA_PTR;
36792f1868SBreno Lima
37792f1868SBreno Lima enum {
38792f1868SBreno Lima UDOO_NEO_TYPE_BASIC,
39792f1868SBreno Lima UDOO_NEO_TYPE_BASIC_KS,
40792f1868SBreno Lima UDOO_NEO_TYPE_FULL,
41792f1868SBreno Lima UDOO_NEO_TYPE_EXTENDED,
42792f1868SBreno Lima };
43792f1868SBreno Lima
44792f1868SBreno Lima #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
45792f1868SBreno Lima PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
46792f1868SBreno Lima PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
47792f1868SBreno Lima
48792f1868SBreno Lima #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
49792f1868SBreno Lima PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
50792f1868SBreno Lima PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
51792f1868SBreno Lima
5221729bcdSBreno Lima #define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
5321729bcdSBreno Lima PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
5421729bcdSBreno Lima PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
5521729bcdSBreno Lima PAD_CTL_ODE)
5621729bcdSBreno Lima
57a11e30f8SBreno Lima #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
58a11e30f8SBreno Lima PAD_CTL_SPEED_MED | \
59a11e30f8SBreno Lima PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
60a11e30f8SBreno Lima
61a11e30f8SBreno Lima #define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \
62a11e30f8SBreno Lima PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST)
63a11e30f8SBreno Lima
64a11e30f8SBreno Lima #define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
65a11e30f8SBreno Lima PAD_CTL_SPEED_MED | PAD_CTL_SRE_FAST)
66a11e30f8SBreno Lima
67792f1868SBreno Lima #define WDOG_PAD_CTRL (PAD_CTL_PUE | PAD_CTL_PKE | PAD_CTL_SPEED_MED | \
68792f1868SBreno Lima PAD_CTL_DSE_40ohm)
69792f1868SBreno Lima
70792f1868SBreno Lima #define BOARD_DETECT_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
71792f1868SBreno Lima PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
72792f1868SBreno Lima PAD_CTL_DSE_34ohm | PAD_CTL_HYS | PAD_CTL_SRE_FAST)
73792f1868SBreno Lima #define BOARD_DETECT_PAD_CFG (MUX_PAD_CTRL(BOARD_DETECT_PAD_CTRL) | \
74792f1868SBreno Lima MUX_MODE_SION)
75792f1868SBreno Lima
dram_init(void)76792f1868SBreno Lima int dram_init(void)
77792f1868SBreno Lima {
78792f1868SBreno Lima gd->ram_size = imx_ddr_size();
79792f1868SBreno Lima return 0;
80792f1868SBreno Lima }
81792f1868SBreno Lima
8221729bcdSBreno Lima #ifdef CONFIG_SYS_I2C_MXC
8321729bcdSBreno Lima #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
8421729bcdSBreno Lima /* I2C1 for PMIC */
8521729bcdSBreno Lima static struct i2c_pads_info i2c_pad_info1 = {
8621729bcdSBreno Lima .scl = {
8721729bcdSBreno Lima .i2c_mode = MX6_PAD_GPIO1_IO00__I2C1_SCL | PC,
8821729bcdSBreno Lima .gpio_mode = MX6_PAD_GPIO1_IO00__GPIO1_IO_0 | PC,
8921729bcdSBreno Lima .gp = IMX_GPIO_NR(1, 0),
9021729bcdSBreno Lima },
9121729bcdSBreno Lima .sda = {
9221729bcdSBreno Lima .i2c_mode = MX6_PAD_GPIO1_IO01__I2C1_SDA | PC,
9321729bcdSBreno Lima .gpio_mode = MX6_PAD_GPIO1_IO01__GPIO1_IO_1 | PC,
9421729bcdSBreno Lima .gp = IMX_GPIO_NR(1, 1),
9521729bcdSBreno Lima },
9621729bcdSBreno Lima };
9721729bcdSBreno Lima #endif
9821729bcdSBreno Lima
9921729bcdSBreno Lima #ifdef CONFIG_POWER
power_init_board(void)10021729bcdSBreno Lima int power_init_board(void)
10121729bcdSBreno Lima {
10221729bcdSBreno Lima struct pmic *p;
10321729bcdSBreno Lima int ret;
10421729bcdSBreno Lima unsigned int reg, rev_id;
10521729bcdSBreno Lima
10621729bcdSBreno Lima ret = power_pfuze3000_init(PFUZE3000_I2C_BUS);
10721729bcdSBreno Lima if (ret)
10821729bcdSBreno Lima return ret;
10921729bcdSBreno Lima
11021729bcdSBreno Lima p = pmic_get("PFUZE3000");
11121729bcdSBreno Lima ret = pmic_probe(p);
11221729bcdSBreno Lima if (ret)
11321729bcdSBreno Lima return ret;
11421729bcdSBreno Lima
11521729bcdSBreno Lima pmic_reg_read(p, PFUZE3000_DEVICEID, ®);
11621729bcdSBreno Lima pmic_reg_read(p, PFUZE3000_REVID, &rev_id);
11721729bcdSBreno Lima printf("PMIC: PFUZE3000 DEV_ID=0x%x REV_ID=0x%x\n", reg, rev_id);
11821729bcdSBreno Lima
11921729bcdSBreno Lima /* disable Low Power Mode during standby mode */
12021729bcdSBreno Lima pmic_reg_read(p, PFUZE3000_LDOGCTL, ®);
12121729bcdSBreno Lima reg |= 0x1;
12221729bcdSBreno Lima ret = pmic_reg_write(p, PFUZE3000_LDOGCTL, reg);
12321729bcdSBreno Lima if (ret)
12421729bcdSBreno Lima return ret;
12521729bcdSBreno Lima
12621729bcdSBreno Lima ret = pmic_reg_write(p, PFUZE3000_SW1AMODE, 0xc);
12721729bcdSBreno Lima if (ret)
12821729bcdSBreno Lima return ret;
12921729bcdSBreno Lima
13021729bcdSBreno Lima ret = pmic_reg_write(p, PFUZE3000_SW1BMODE, 0xc);
13121729bcdSBreno Lima if (ret)
13221729bcdSBreno Lima return ret;
13321729bcdSBreno Lima
13421729bcdSBreno Lima ret = pmic_reg_write(p, PFUZE3000_SW2MODE, 0xc);
13521729bcdSBreno Lima if (ret)
13621729bcdSBreno Lima return ret;
13721729bcdSBreno Lima
13821729bcdSBreno Lima ret = pmic_reg_write(p, PFUZE3000_SW3MODE, 0xc);
13921729bcdSBreno Lima if (ret)
14021729bcdSBreno Lima return ret;
14121729bcdSBreno Lima
14221729bcdSBreno Lima /* set SW1A standby voltage 0.975V */
14321729bcdSBreno Lima pmic_reg_read(p, PFUZE3000_SW1ASTBY, ®);
14421729bcdSBreno Lima reg &= ~0x3f;
14521729bcdSBreno Lima reg |= PFUZE3000_SW1AB_SETP(9750);
14621729bcdSBreno Lima ret = pmic_reg_write(p, PFUZE3000_SW1ASTBY, reg);
14721729bcdSBreno Lima if (ret)
14821729bcdSBreno Lima return ret;
14921729bcdSBreno Lima
15021729bcdSBreno Lima /* set SW1B standby voltage 0.975V */
15121729bcdSBreno Lima pmic_reg_read(p, PFUZE3000_SW1BSTBY, ®);
15221729bcdSBreno Lima reg &= ~0x3f;
15321729bcdSBreno Lima reg |= PFUZE3000_SW1AB_SETP(9750);
15421729bcdSBreno Lima ret = pmic_reg_write(p, PFUZE3000_SW1BSTBY, reg);
15521729bcdSBreno Lima if (ret)
15621729bcdSBreno Lima return ret;
15721729bcdSBreno Lima
15821729bcdSBreno Lima /* set SW1A/VDD_ARM_IN step ramp up time from 16us to 4us/25mV */
15921729bcdSBreno Lima pmic_reg_read(p, PFUZE3000_SW1ACONF, ®);
16021729bcdSBreno Lima reg &= ~0xc0;
16121729bcdSBreno Lima reg |= 0x40;
16221729bcdSBreno Lima ret = pmic_reg_write(p, PFUZE3000_SW1ACONF, reg);
16321729bcdSBreno Lima if (ret)
16421729bcdSBreno Lima return ret;
16521729bcdSBreno Lima
16621729bcdSBreno Lima /* set SW1B/VDD_SOC_IN step ramp up time from 16us to 4us/25mV */
16721729bcdSBreno Lima pmic_reg_read(p, PFUZE3000_SW1BCONF, ®);
16821729bcdSBreno Lima reg &= ~0xc0;
16921729bcdSBreno Lima reg |= 0x40;
17021729bcdSBreno Lima ret = pmic_reg_write(p, PFUZE3000_SW1BCONF, reg);
17121729bcdSBreno Lima if (ret)
17221729bcdSBreno Lima return ret;
17321729bcdSBreno Lima
17421729bcdSBreno Lima /* set VDD_ARM_IN to 1.350V */
17521729bcdSBreno Lima pmic_reg_read(p, PFUZE3000_SW1AVOLT, ®);
17621729bcdSBreno Lima reg &= ~0x3f;
17721729bcdSBreno Lima reg |= PFUZE3000_SW1AB_SETP(13500);
17821729bcdSBreno Lima ret = pmic_reg_write(p, PFUZE3000_SW1AVOLT, reg);
17921729bcdSBreno Lima if (ret)
18021729bcdSBreno Lima return ret;
18121729bcdSBreno Lima
18221729bcdSBreno Lima /* set VDD_SOC_IN to 1.350V */
18321729bcdSBreno Lima pmic_reg_read(p, PFUZE3000_SW1BVOLT, ®);
18421729bcdSBreno Lima reg &= ~0x3f;
18521729bcdSBreno Lima reg |= PFUZE3000_SW1AB_SETP(13500);
18621729bcdSBreno Lima ret = pmic_reg_write(p, PFUZE3000_SW1BVOLT, reg);
18721729bcdSBreno Lima if (ret)
18821729bcdSBreno Lima return ret;
18921729bcdSBreno Lima
19021729bcdSBreno Lima /* set DDR_1_5V to 1.350V */
19121729bcdSBreno Lima pmic_reg_read(p, PFUZE3000_SW3VOLT, ®);
19221729bcdSBreno Lima reg &= ~0x0f;
19321729bcdSBreno Lima reg |= PFUZE3000_SW3_SETP(13500);
19421729bcdSBreno Lima ret = pmic_reg_write(p, PFUZE3000_SW3VOLT, reg);
19521729bcdSBreno Lima if (ret)
19621729bcdSBreno Lima return ret;
19721729bcdSBreno Lima
19821729bcdSBreno Lima /* set VGEN2_1V5 to 1.5V */
19921729bcdSBreno Lima pmic_reg_read(p, PFUZE3000_VLDO2CTL, ®);
20021729bcdSBreno Lima reg &= ~0x0f;
20121729bcdSBreno Lima reg |= PFUZE3000_VLDO_SETP(15000);
20221729bcdSBreno Lima /* enable */
20321729bcdSBreno Lima reg |= 0x10;
20421729bcdSBreno Lima ret = pmic_reg_write(p, PFUZE3000_VLDO2CTL, reg);
20521729bcdSBreno Lima if (ret)
20621729bcdSBreno Lima return ret;
20721729bcdSBreno Lima
20821729bcdSBreno Lima return 0;
20921729bcdSBreno Lima }
21021729bcdSBreno Lima #endif
21121729bcdSBreno Lima
212792f1868SBreno Lima static iomux_v3_cfg_t const uart1_pads[] = {
213792f1868SBreno Lima MX6_PAD_GPIO1_IO04__UART1_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
214792f1868SBreno Lima MX6_PAD_GPIO1_IO05__UART1_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
215792f1868SBreno Lima };
216792f1868SBreno Lima
217792f1868SBreno Lima static iomux_v3_cfg_t const usdhc2_pads[] = {
218792f1868SBreno Lima MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
219792f1868SBreno Lima MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
220792f1868SBreno Lima MX6_PAD_SD2_DATA0__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
221792f1868SBreno Lima MX6_PAD_SD2_DATA1__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
222792f1868SBreno Lima MX6_PAD_SD2_DATA2__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
223792f1868SBreno Lima MX6_PAD_SD2_DATA3__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
224792f1868SBreno Lima /* CD pin */
225792f1868SBreno Lima MX6_PAD_SD1_DATA0__GPIO6_IO_2 | MUX_PAD_CTRL(NO_PAD_CTRL),
226792f1868SBreno Lima /* Power */
227792f1868SBreno Lima MX6_PAD_SD1_CMD__GPIO6_IO_1 | MUX_PAD_CTRL(NO_PAD_CTRL),
228792f1868SBreno Lima };
229792f1868SBreno Lima
230a11e30f8SBreno Lima static iomux_v3_cfg_t const fec1_pads[] = {
231a11e30f8SBreno Lima MX6_PAD_ENET1_MDC__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
232a11e30f8SBreno Lima MX6_PAD_ENET1_MDIO__ENET1_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
233a11e30f8SBreno Lima MX6_PAD_RGMII1_RX_CTL__ENET1_RX_EN | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
234a11e30f8SBreno Lima MX6_PAD_RGMII1_RD0__ENET1_RX_DATA_0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
235a11e30f8SBreno Lima MX6_PAD_RGMII1_RD1__ENET1_RX_DATA_1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
236a11e30f8SBreno Lima MX6_PAD_RGMII1_TX_CTL__ENET1_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
237a11e30f8SBreno Lima MX6_PAD_RGMII1_RXC__ENET1_RX_ER | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
238a11e30f8SBreno Lima MX6_PAD_RGMII1_TD0__ENET1_TX_DATA_0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
239a11e30f8SBreno Lima MX6_PAD_RGMII1_TD1__ENET1_TX_DATA_1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
240a11e30f8SBreno Lima MX6_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
241a11e30f8SBreno Lima MX6_PAD_ENET2_TX_CLK__GPIO2_IO_9 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
242a11e30f8SBreno Lima MX6_PAD_ENET1_CRS__GPIO2_IO_1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
243a11e30f8SBreno Lima };
244a11e30f8SBreno Lima
245a11e30f8SBreno Lima static iomux_v3_cfg_t const phy_control_pads[] = {
246a11e30f8SBreno Lima /* 25MHz Ethernet PHY Clock */
247a11e30f8SBreno Lima MX6_PAD_ENET2_RX_CLK__ENET2_REF_CLK_25M |
248a11e30f8SBreno Lima MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
249a11e30f8SBreno Lima };
250a11e30f8SBreno Lima
251792f1868SBreno Lima static iomux_v3_cfg_t const board_recognition_pads[] = {
252792f1868SBreno Lima /*Connected to R184*/
253792f1868SBreno Lima MX6_PAD_NAND_READY_B__GPIO4_IO_13 | BOARD_DETECT_PAD_CFG,
254792f1868SBreno Lima /*Connected to R185*/
255792f1868SBreno Lima MX6_PAD_NAND_ALE__GPIO4_IO_0 | BOARD_DETECT_PAD_CFG,
256792f1868SBreno Lima };
257792f1868SBreno Lima
258792f1868SBreno Lima static iomux_v3_cfg_t const wdog_b_pad = {
259792f1868SBreno Lima MX6_PAD_GPIO1_IO13__GPIO1_IO_13 | MUX_PAD_CTRL(WDOG_PAD_CTRL),
260792f1868SBreno Lima };
261792f1868SBreno Lima
262792f1868SBreno Lima static iomux_v3_cfg_t const peri_3v3_pads[] = {
263792f1868SBreno Lima MX6_PAD_QSPI1A_DATA0__GPIO4_IO_16 | MUX_PAD_CTRL(NO_PAD_CTRL),
264792f1868SBreno Lima };
265792f1868SBreno Lima
setup_iomux_uart(void)266792f1868SBreno Lima static void setup_iomux_uart(void)
267792f1868SBreno Lima {
268792f1868SBreno Lima imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
269792f1868SBreno Lima }
270792f1868SBreno Lima
setup_fec(int fec_id)271a11e30f8SBreno Lima static int setup_fec(int fec_id)
272a11e30f8SBreno Lima {
273a11e30f8SBreno Lima struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
274a11e30f8SBreno Lima int reg;
275a11e30f8SBreno Lima
276a11e30f8SBreno Lima imx_iomux_v3_setup_multiple_pads(phy_control_pads,
277a11e30f8SBreno Lima ARRAY_SIZE(phy_control_pads));
278a11e30f8SBreno Lima
279a11e30f8SBreno Lima /* Reset PHY */
280a11e30f8SBreno Lima gpio_direction_output(IMX_GPIO_NR(2, 1) , 0);
281a11e30f8SBreno Lima udelay(10000);
282a11e30f8SBreno Lima gpio_set_value(IMX_GPIO_NR(2, 1), 1);
283a11e30f8SBreno Lima udelay(100);
284a11e30f8SBreno Lima
285a11e30f8SBreno Lima reg = readl(&anatop->pll_enet);
286a11e30f8SBreno Lima reg |= BM_ANADIG_PLL_ENET_REF_25M_ENABLE;
287a11e30f8SBreno Lima writel(reg, &anatop->pll_enet);
288a11e30f8SBreno Lima
289a11e30f8SBreno Lima return enable_fec_anatop_clock(fec_id, ENET_25MHZ);
290a11e30f8SBreno Lima }
291a11e30f8SBreno Lima
board_eth_init(bd_t * bis)292a11e30f8SBreno Lima int board_eth_init(bd_t *bis)
293a11e30f8SBreno Lima {
294a11e30f8SBreno Lima uint32_t base = IMX_FEC_BASE;
295a11e30f8SBreno Lima struct mii_dev *bus = NULL;
296a11e30f8SBreno Lima struct phy_device *phydev = NULL;
297a11e30f8SBreno Lima int ret;
298a11e30f8SBreno Lima
299a11e30f8SBreno Lima imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
300a11e30f8SBreno Lima
301a11e30f8SBreno Lima setup_fec(CONFIG_FEC_ENET_DEV);
302a11e30f8SBreno Lima
303a11e30f8SBreno Lima bus = fec_get_miibus(base, CONFIG_FEC_ENET_DEV);
304a11e30f8SBreno Lima if (!bus)
305a11e30f8SBreno Lima return -EINVAL;
306a11e30f8SBreno Lima
307a11e30f8SBreno Lima phydev = phy_find_by_mask(bus, (0x1 << CONFIG_FEC_MXC_PHYADDR),
308a11e30f8SBreno Lima PHY_INTERFACE_MODE_RMII);
309a11e30f8SBreno Lima if (!phydev) {
310a11e30f8SBreno Lima free(bus);
311a11e30f8SBreno Lima return -EINVAL;
312a11e30f8SBreno Lima }
313a11e30f8SBreno Lima
314a11e30f8SBreno Lima ret = fec_probe(bis, CONFIG_FEC_ENET_DEV, base, bus, phydev);
315a11e30f8SBreno Lima if (ret) {
316a11e30f8SBreno Lima free(bus);
317a11e30f8SBreno Lima free(phydev);
318a11e30f8SBreno Lima return ret;
319a11e30f8SBreno Lima }
320a11e30f8SBreno Lima return 0;
321a11e30f8SBreno Lima }
322a11e30f8SBreno Lima
board_phy_config(struct phy_device * phydev)323a11e30f8SBreno Lima int board_phy_config(struct phy_device *phydev)
324a11e30f8SBreno Lima {
325a11e30f8SBreno Lima if (phydev->drv->config)
326a11e30f8SBreno Lima phydev->drv->config(phydev);
327a11e30f8SBreno Lima
328a11e30f8SBreno Lima return 0;
329a11e30f8SBreno Lima }
330a11e30f8SBreno Lima
board_init(void)331792f1868SBreno Lima int board_init(void)
332792f1868SBreno Lima {
333792f1868SBreno Lima /* Address of boot parameters */
334792f1868SBreno Lima gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
335792f1868SBreno Lima
336792f1868SBreno Lima /*
337792f1868SBreno Lima * Because kernel set WDOG_B mux before pad with the commone pinctrl
338792f1868SBreno Lima * framwork now and wdog reset will be triggered once set WDOG_B mux
339792f1868SBreno Lima * with default pad setting, we set pad setting here to workaround this.
340792f1868SBreno Lima * Since imx_iomux_v3_setup_pad also set mux before pad setting, we set
341792f1868SBreno Lima * as GPIO mux firstly here to workaround it.
342792f1868SBreno Lima */
343792f1868SBreno Lima imx_iomux_v3_setup_pad(wdog_b_pad);
344792f1868SBreno Lima
345792f1868SBreno Lima /* Enable PERI_3V3, which is used by SD2, ENET, LVDS, BT */
346792f1868SBreno Lima imx_iomux_v3_setup_multiple_pads(peri_3v3_pads,
347792f1868SBreno Lima ARRAY_SIZE(peri_3v3_pads));
348792f1868SBreno Lima
349792f1868SBreno Lima /* Active high for ncp692 */
350792f1868SBreno Lima gpio_direction_output(IMX_GPIO_NR(4, 16) , 1);
351792f1868SBreno Lima
35221729bcdSBreno Lima #ifdef CONFIG_SYS_I2C_MXC
35321729bcdSBreno Lima setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
35421729bcdSBreno Lima #endif
35521729bcdSBreno Lima
356792f1868SBreno Lima return 0;
357792f1868SBreno Lima }
358792f1868SBreno Lima
get_board_value(void)359792f1868SBreno Lima static int get_board_value(void)
360792f1868SBreno Lima {
361792f1868SBreno Lima int r184, r185;
362792f1868SBreno Lima
363792f1868SBreno Lima imx_iomux_v3_setup_multiple_pads(board_recognition_pads,
364792f1868SBreno Lima ARRAY_SIZE(board_recognition_pads));
365792f1868SBreno Lima
366792f1868SBreno Lima gpio_direction_input(IMX_GPIO_NR(4, 13));
367792f1868SBreno Lima gpio_direction_input(IMX_GPIO_NR(4, 0));
368792f1868SBreno Lima
369792f1868SBreno Lima r184 = gpio_get_value(IMX_GPIO_NR(4, 13));
370792f1868SBreno Lima r185 = gpio_get_value(IMX_GPIO_NR(4, 0));
371792f1868SBreno Lima
372792f1868SBreno Lima /*
373792f1868SBreno Lima * Machine selection -
374792f1868SBreno Lima * Machine r184, r185
375792f1868SBreno Lima * ---------------------------------
376792f1868SBreno Lima * Basic 0 0
377792f1868SBreno Lima * Basic Ks 0 1
378792f1868SBreno Lima * Full 1 0
379792f1868SBreno Lima * Extended 1 1
380792f1868SBreno Lima */
381792f1868SBreno Lima
382792f1868SBreno Lima return (r184 << 1) + r185;
383792f1868SBreno Lima }
384792f1868SBreno Lima
board_early_init_f(void)385792f1868SBreno Lima int board_early_init_f(void)
386792f1868SBreno Lima {
387792f1868SBreno Lima setup_iomux_uart();
388792f1868SBreno Lima
389792f1868SBreno Lima return 0;
390792f1868SBreno Lima }
391792f1868SBreno Lima
3927be4f793SFabio Estevam static struct fsl_esdhc_cfg usdhc_cfg[1] = {
393792f1868SBreno Lima {USDHC2_BASE_ADDR, 0, 4},
394792f1868SBreno Lima };
395792f1868SBreno Lima
396792f1868SBreno Lima #define USDHC2_PWR_GPIO IMX_GPIO_NR(6, 1)
397792f1868SBreno Lima #define USDHC2_CD_GPIO IMX_GPIO_NR(6, 2)
398792f1868SBreno Lima
board_mmc_getcd(struct mmc * mmc)399792f1868SBreno Lima int board_mmc_getcd(struct mmc *mmc)
400792f1868SBreno Lima {
401c94981efSBreno Lima return !gpio_get_value(USDHC2_CD_GPIO);
402792f1868SBreno Lima }
403792f1868SBreno Lima
board_mmc_init(bd_t * bis)404792f1868SBreno Lima int board_mmc_init(bd_t *bis)
405792f1868SBreno Lima {
406c94981efSBreno Lima imx_iomux_v3_setup_multiple_pads(usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
407792f1868SBreno Lima usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
408792f1868SBreno Lima usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
409792f1868SBreno Lima gpio_direction_input(USDHC2_CD_GPIO);
410792f1868SBreno Lima gpio_direction_output(USDHC2_PWR_GPIO, 1);
411792f1868SBreno Lima
412792f1868SBreno Lima gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
413792f1868SBreno Lima return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
414792f1868SBreno Lima }
415792f1868SBreno Lima
board_string(void)41672d900bdSBreno Lima static char *board_string(void)
417792f1868SBreno Lima {
418792f1868SBreno Lima switch (get_board_value()) {
419792f1868SBreno Lima case UDOO_NEO_TYPE_BASIC:
420792f1868SBreno Lima return "BASIC";
421792f1868SBreno Lima case UDOO_NEO_TYPE_BASIC_KS:
422792f1868SBreno Lima return "BASICKS";
423792f1868SBreno Lima case UDOO_NEO_TYPE_FULL:
424792f1868SBreno Lima return "FULL";
425792f1868SBreno Lima case UDOO_NEO_TYPE_EXTENDED:
426792f1868SBreno Lima return "EXTENDED";
427792f1868SBreno Lima }
428792f1868SBreno Lima return "UNDEFINED";
429792f1868SBreno Lima }
430792f1868SBreno Lima
checkboard(void)431792f1868SBreno Lima int checkboard(void)
432792f1868SBreno Lima {
433792f1868SBreno Lima printf("Board: UDOO Neo %s\n", board_string());
434792f1868SBreno Lima return 0;
435792f1868SBreno Lima }
436792f1868SBreno Lima
board_late_init(void)437792f1868SBreno Lima int board_late_init(void)
438792f1868SBreno Lima {
439792f1868SBreno Lima #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
440382bee57SSimon Glass env_set("board_name", board_string());
441792f1868SBreno Lima #endif
442792f1868SBreno Lima
443792f1868SBreno Lima return 0;
444792f1868SBreno Lima }
445792f1868SBreno Lima
446792f1868SBreno Lima #ifdef CONFIG_SPL_BUILD
447792f1868SBreno Lima
448*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
449792f1868SBreno Lima #include <asm/arch/mx6-ddr.h>
450792f1868SBreno Lima
451792f1868SBreno Lima static const struct mx6sx_iomux_ddr_regs mx6_ddr_ioregs = {
452792f1868SBreno Lima .dram_dqm0 = 0x00000028,
453792f1868SBreno Lima .dram_dqm1 = 0x00000028,
454792f1868SBreno Lima .dram_dqm2 = 0x00000028,
455792f1868SBreno Lima .dram_dqm3 = 0x00000028,
456792f1868SBreno Lima .dram_ras = 0x00000020,
457792f1868SBreno Lima .dram_cas = 0x00000020,
458792f1868SBreno Lima .dram_odt0 = 0x00000020,
459792f1868SBreno Lima .dram_odt1 = 0x00000020,
460792f1868SBreno Lima .dram_sdba2 = 0x00000000,
461792f1868SBreno Lima .dram_sdcke0 = 0x00003000,
462792f1868SBreno Lima .dram_sdcke1 = 0x00003000,
463792f1868SBreno Lima .dram_sdclk_0 = 0x00000030,
464792f1868SBreno Lima .dram_sdqs0 = 0x00000028,
465792f1868SBreno Lima .dram_sdqs1 = 0x00000028,
466792f1868SBreno Lima .dram_sdqs2 = 0x00000028,
467792f1868SBreno Lima .dram_sdqs3 = 0x00000028,
468792f1868SBreno Lima .dram_reset = 0x00000020,
469792f1868SBreno Lima };
470792f1868SBreno Lima
471792f1868SBreno Lima static const struct mx6sx_iomux_grp_regs mx6_grp_ioregs = {
472792f1868SBreno Lima .grp_addds = 0x00000020,
473792f1868SBreno Lima .grp_ddrmode_ctl = 0x00020000,
474792f1868SBreno Lima .grp_ddrpke = 0x00000000,
475792f1868SBreno Lima .grp_ddrmode = 0x00020000,
476792f1868SBreno Lima .grp_b0ds = 0x00000028,
477792f1868SBreno Lima .grp_b1ds = 0x00000028,
478792f1868SBreno Lima .grp_ctlds = 0x00000020,
479792f1868SBreno Lima .grp_ddr_type = 0x000c0000,
480792f1868SBreno Lima .grp_b2ds = 0x00000028,
481792f1868SBreno Lima .grp_b3ds = 0x00000028,
482792f1868SBreno Lima };
483792f1868SBreno Lima
484792f1868SBreno Lima static const struct mx6_mmdc_calibration neo_mmcd_calib = {
485792f1868SBreno Lima .p0_mpwldectrl0 = 0x000E000B,
486792f1868SBreno Lima .p0_mpwldectrl1 = 0x000E0010,
487792f1868SBreno Lima .p0_mpdgctrl0 = 0x41600158,
488792f1868SBreno Lima .p0_mpdgctrl1 = 0x01500140,
489792f1868SBreno Lima .p0_mprddlctl = 0x3A383E3E,
490792f1868SBreno Lima .p0_mpwrdlctl = 0x3A383C38,
491792f1868SBreno Lima };
492792f1868SBreno Lima
493792f1868SBreno Lima static const struct mx6_mmdc_calibration neo_basic_mmcd_calib = {
494792f1868SBreno Lima .p0_mpwldectrl0 = 0x001E0022,
495792f1868SBreno Lima .p0_mpwldectrl1 = 0x001C0019,
496792f1868SBreno Lima .p0_mpdgctrl0 = 0x41540150,
497792f1868SBreno Lima .p0_mpdgctrl1 = 0x01440138,
498792f1868SBreno Lima .p0_mprddlctl = 0x403E4644,
499792f1868SBreno Lima .p0_mpwrdlctl = 0x3C3A4038,
500792f1868SBreno Lima };
501792f1868SBreno Lima
502792f1868SBreno Lima /* MT41K256M16 */
503792f1868SBreno Lima static struct mx6_ddr3_cfg neo_mem_ddr = {
504792f1868SBreno Lima .mem_speed = 1600,
505792f1868SBreno Lima .density = 4,
506792f1868SBreno Lima .width = 16,
507792f1868SBreno Lima .banks = 8,
508792f1868SBreno Lima .rowaddr = 15,
509792f1868SBreno Lima .coladdr = 10,
510792f1868SBreno Lima .pagesz = 2,
511792f1868SBreno Lima .trcd = 1375,
512792f1868SBreno Lima .trcmin = 4875,
513792f1868SBreno Lima .trasmin = 3500,
514792f1868SBreno Lima };
515792f1868SBreno Lima
516792f1868SBreno Lima /* MT41K128M16 */
517792f1868SBreno Lima static struct mx6_ddr3_cfg neo_basic_mem_ddr = {
518792f1868SBreno Lima .mem_speed = 1600,
519792f1868SBreno Lima .density = 2,
520792f1868SBreno Lima .width = 16,
521792f1868SBreno Lima .banks = 8,
522792f1868SBreno Lima .rowaddr = 14,
523792f1868SBreno Lima .coladdr = 10,
524792f1868SBreno Lima .pagesz = 2,
525792f1868SBreno Lima .trcd = 1375,
526792f1868SBreno Lima .trcmin = 4875,
527792f1868SBreno Lima .trasmin = 3500,
528792f1868SBreno Lima };
529792f1868SBreno Lima
ccgr_init(void)530792f1868SBreno Lima static void ccgr_init(void)
531792f1868SBreno Lima {
532792f1868SBreno Lima struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
533792f1868SBreno Lima
534792f1868SBreno Lima writel(0xFFFFFFFF, &ccm->CCGR0);
535792f1868SBreno Lima writel(0xFFFFFFFF, &ccm->CCGR1);
536792f1868SBreno Lima writel(0xFFFFFFFF, &ccm->CCGR2);
537792f1868SBreno Lima writel(0xFFFFFFFF, &ccm->CCGR3);
538792f1868SBreno Lima writel(0xFFFFFFFF, &ccm->CCGR4);
539792f1868SBreno Lima writel(0xFFFFFFFF, &ccm->CCGR5);
540792f1868SBreno Lima writel(0xFFFFFFFF, &ccm->CCGR6);
541792f1868SBreno Lima writel(0xFFFFFFFF, &ccm->CCGR7);
542792f1868SBreno Lima }
543792f1868SBreno Lima
spl_dram_init(void)544792f1868SBreno Lima static void spl_dram_init(void)
545792f1868SBreno Lima {
546792f1868SBreno Lima int board = get_board_value();
547792f1868SBreno Lima
548792f1868SBreno Lima struct mx6_ddr_sysinfo sysinfo = {
549792f1868SBreno Lima .dsize = 1, /* width of data bus: 1 = 32 bits */
550792f1868SBreno Lima .cs_density = 24,
551792f1868SBreno Lima .ncs = 1,
552792f1868SBreno Lima .cs1_mirror = 0,
553792f1868SBreno Lima .rtt_wr = 2,
554792f1868SBreno Lima .rtt_nom = 2, /* RTT_Nom = RZQ/2 */
555792f1868SBreno Lima .walat = 1, /* Write additional latency */
556792f1868SBreno Lima .ralat = 5, /* Read additional latency */
557792f1868SBreno Lima .mif3_mode = 3, /* Command prediction working mode */
558792f1868SBreno Lima .bi_on = 1, /* Bank interleaving enabled */
559792f1868SBreno Lima .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
560792f1868SBreno Lima .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
561792f1868SBreno Lima };
562792f1868SBreno Lima
563792f1868SBreno Lima mx6sx_dram_iocfg(32, &mx6_ddr_ioregs, &mx6_grp_ioregs);
564792f1868SBreno Lima if (board == UDOO_NEO_TYPE_BASIC || board == UDOO_NEO_TYPE_BASIC_KS)
565792f1868SBreno Lima mx6_dram_cfg(&sysinfo, &neo_basic_mmcd_calib,
566792f1868SBreno Lima &neo_basic_mem_ddr);
567792f1868SBreno Lima else
568792f1868SBreno Lima mx6_dram_cfg(&sysinfo, &neo_mmcd_calib, &neo_mem_ddr);
569792f1868SBreno Lima }
570792f1868SBreno Lima
board_init_f(ulong dummy)571792f1868SBreno Lima void board_init_f(ulong dummy)
572792f1868SBreno Lima {
573792f1868SBreno Lima ccgr_init();
574792f1868SBreno Lima
575792f1868SBreno Lima /* setup AIPS and disable watchdog */
576792f1868SBreno Lima arch_cpu_init();
577792f1868SBreno Lima
578792f1868SBreno Lima board_early_init_f();
579792f1868SBreno Lima
580792f1868SBreno Lima /* setup GP timer */
581792f1868SBreno Lima timer_init();
582792f1868SBreno Lima
583792f1868SBreno Lima /* UART clocks enabled and gd valid - init serial console */
584792f1868SBreno Lima preloader_console_init();
585792f1868SBreno Lima
586792f1868SBreno Lima /* DDR initialization */
587792f1868SBreno Lima spl_dram_init();
588792f1868SBreno Lima
589792f1868SBreno Lima /* Clear the BSS. */
590792f1868SBreno Lima memset(__bss_start, 0, __bss_end - __bss_start);
591792f1868SBreno Lima
592792f1868SBreno Lima /* load/boot image from boot device */
593792f1868SBreno Lima board_init_r(NULL, 0);
594792f1868SBreno Lima }
595792f1868SBreno Lima
596792f1868SBreno Lima #endif
597