xref: /rk3399_rockchip-uboot/board/toradex/apalis-tk1/as3722_init.c (revision 3b19c1dbe0464d1cdf3b3006042cc75bc439321f)
1*f38f5f4bSMarcel Ziswiler /*
2*f38f5f4bSMarcel Ziswiler  * Copyright (c) 2012-2016 Toradex, Inc.
3*f38f5f4bSMarcel Ziswiler  *
4*f38f5f4bSMarcel Ziswiler  * SPDX-License-Identifier:	GPL-2.0+
5*f38f5f4bSMarcel Ziswiler  */
6*f38f5f4bSMarcel Ziswiler 
7*f38f5f4bSMarcel Ziswiler #include <common.h>
8*f38f5f4bSMarcel Ziswiler #include <asm/io.h>
9*f38f5f4bSMarcel Ziswiler #include <asm/arch-tegra/tegra_i2c.h>
10*f38f5f4bSMarcel Ziswiler #include "as3722_init.h"
11*f38f5f4bSMarcel Ziswiler 
12*f38f5f4bSMarcel Ziswiler /* AS3722-PMIC-specific early init code - get CPU rails up, etc */
13*f38f5f4bSMarcel Ziswiler 
tegra_i2c_ll_write_addr(uint addr,uint config)14*f38f5f4bSMarcel Ziswiler void tegra_i2c_ll_write_addr(uint addr, uint config)
15*f38f5f4bSMarcel Ziswiler {
16*f38f5f4bSMarcel Ziswiler 	struct i2c_ctlr *reg = (struct i2c_ctlr *)TEGRA_DVC_BASE;
17*f38f5f4bSMarcel Ziswiler 
18*f38f5f4bSMarcel Ziswiler 	writel(addr, &reg->cmd_addr0);
19*f38f5f4bSMarcel Ziswiler 	writel(config, &reg->cnfg);
20*f38f5f4bSMarcel Ziswiler }
21*f38f5f4bSMarcel Ziswiler 
tegra_i2c_ll_write_data(uint data,uint config)22*f38f5f4bSMarcel Ziswiler void tegra_i2c_ll_write_data(uint data, uint config)
23*f38f5f4bSMarcel Ziswiler {
24*f38f5f4bSMarcel Ziswiler 	struct i2c_ctlr *reg = (struct i2c_ctlr *)TEGRA_DVC_BASE;
25*f38f5f4bSMarcel Ziswiler 
26*f38f5f4bSMarcel Ziswiler 	writel(data, &reg->cmd_data1);
27*f38f5f4bSMarcel Ziswiler 	writel(config, &reg->cnfg);
28*f38f5f4bSMarcel Ziswiler }
29*f38f5f4bSMarcel Ziswiler 
pmic_enable_cpu_vdd(void)30*f38f5f4bSMarcel Ziswiler void pmic_enable_cpu_vdd(void)
31*f38f5f4bSMarcel Ziswiler {
32*f38f5f4bSMarcel Ziswiler 	debug("%s entry\n", __func__);
33*f38f5f4bSMarcel Ziswiler 
34*f38f5f4bSMarcel Ziswiler #ifdef AS3722_SD1VOLTAGE_DATA
35*f38f5f4bSMarcel Ziswiler 	/* Set up VDD_CORE, for boards where OTP is incorrect*/
36*f38f5f4bSMarcel Ziswiler 	debug("%s: Setting VDD_CORE via AS3722 reg 1\n", __func__);
37*f38f5f4bSMarcel Ziswiler 	/* Configure VDD_CORE via the AS3722 PMIC on the PWR I2C bus */
38*f38f5f4bSMarcel Ziswiler 	tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2);
39*f38f5f4bSMarcel Ziswiler 	tegra_i2c_ll_write_data(AS3722_SD1VOLTAGE_DATA, I2C_SEND_2_BYTES);
40*f38f5f4bSMarcel Ziswiler 	/*
41*f38f5f4bSMarcel Ziswiler 	 * Don't write SDCONTROL - it's already 0x7F, i.e. all SDs enabled.
42*f38f5f4bSMarcel Ziswiler 	 * tegra_i2c_ll_write_data(AS3722_SD1CONTROL_DATA, I2C_SEND_2_BYTES);
43*f38f5f4bSMarcel Ziswiler 	 */
44*f38f5f4bSMarcel Ziswiler 	udelay(10 * 1000);
45*f38f5f4bSMarcel Ziswiler #endif
46*f38f5f4bSMarcel Ziswiler 
47*f38f5f4bSMarcel Ziswiler 	debug("%s: Setting VDD_CPU to 1.0V via AS3722 reg 0/4D\n", __func__);
48*f38f5f4bSMarcel Ziswiler 	/*
49*f38f5f4bSMarcel Ziswiler 	 * Bring up VDD_CPU via the AS3722 PMIC on the PWR I2C bus.
50*f38f5f4bSMarcel Ziswiler 	 * First set VDD to 1.0V, then enable the VDD regulator.
51*f38f5f4bSMarcel Ziswiler 	 */
52*f38f5f4bSMarcel Ziswiler 	tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2);
53*f38f5f4bSMarcel Ziswiler 	tegra_i2c_ll_write_data(AS3722_SD0VOLTAGE_DATA, I2C_SEND_2_BYTES);
54*f38f5f4bSMarcel Ziswiler 	/*
55*f38f5f4bSMarcel Ziswiler 	 * Don't write SDCONTROL - it's already 0x7F, i.e. all SDs enabled.
56*f38f5f4bSMarcel Ziswiler 	 * tegra_i2c_ll_write_data(AS3722_SD0CONTROL_DATA, I2C_SEND_2_BYTES);
57*f38f5f4bSMarcel Ziswiler 	 */
58*f38f5f4bSMarcel Ziswiler 	udelay(10 * 1000);
59*f38f5f4bSMarcel Ziswiler 
60*f38f5f4bSMarcel Ziswiler 	debug("%s: Setting VDD_GPU to 1.0V via AS3722 reg 6/4D\n", __func__);
61*f38f5f4bSMarcel Ziswiler 	/*
62*f38f5f4bSMarcel Ziswiler 	 * Bring up VDD_GPU via the AS3722 PMIC on the PWR I2C bus.
63*f38f5f4bSMarcel Ziswiler 	 * First set VDD to 1.0V, then enable the VDD regulator.
64*f38f5f4bSMarcel Ziswiler 	 */
65*f38f5f4bSMarcel Ziswiler 	tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2);
66*f38f5f4bSMarcel Ziswiler 	tegra_i2c_ll_write_data(AS3722_SD6VOLTAGE_DATA, I2C_SEND_2_BYTES);
67*f38f5f4bSMarcel Ziswiler 	/*
68*f38f5f4bSMarcel Ziswiler 	 * Don't write SDCONTROL - it's already 0x7F, i.e. all SDs enabled.
69*f38f5f4bSMarcel Ziswiler 	 * tegra_i2c_ll_write_data(AS3722_SD6CONTROL_DATA, I2C_SEND_2_BYTES);
70*f38f5f4bSMarcel Ziswiler 	 */
71*f38f5f4bSMarcel Ziswiler 	udelay(10 * 1000);
72*f38f5f4bSMarcel Ziswiler 
73*f38f5f4bSMarcel Ziswiler 	debug("%s: Set VPP_FUSE to 1.2V via AS3722 reg 0x12/4E\n", __func__);
74*f38f5f4bSMarcel Ziswiler 	/*
75*f38f5f4bSMarcel Ziswiler 	 * Bring up VPP_FUSE via the AS3722 PMIC on the PWR I2C bus.
76*f38f5f4bSMarcel Ziswiler 	 * First set VDD to 1.2V, then enable the VDD regulator.
77*f38f5f4bSMarcel Ziswiler 	 */
78*f38f5f4bSMarcel Ziswiler 	tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2);
79*f38f5f4bSMarcel Ziswiler 	tegra_i2c_ll_write_data(AS3722_LDO2VOLTAGE_DATA, I2C_SEND_2_BYTES);
80*f38f5f4bSMarcel Ziswiler 	/*
81*f38f5f4bSMarcel Ziswiler 	 * Don't write LDCONTROL - it's already 0xFF, i.e. all LDOs enabled.
82*f38f5f4bSMarcel Ziswiler 	 * tegra_i2c_ll_write_data(AS3722_LDO2CONTROL_DATA, I2C_SEND_2_BYTES);
83*f38f5f4bSMarcel Ziswiler 	 */
84*f38f5f4bSMarcel Ziswiler 	udelay(10 * 1000);
85*f38f5f4bSMarcel Ziswiler 
86*f38f5f4bSMarcel Ziswiler 	debug("%s: Set VDD_SDMMC1 to 3.3V via AS3722 reg 0x11/4E\n", __func__);
87*f38f5f4bSMarcel Ziswiler 	/*
88*f38f5f4bSMarcel Ziswiler 	 * Bring up VDD_SDMMC1 via the AS3722 PMIC on the PWR I2C bus.
89*f38f5f4bSMarcel Ziswiler 	 * First set it to value closest to 3.3V, then enable the regulator
90*f38f5f4bSMarcel Ziswiler 	 *
91*f38f5f4bSMarcel Ziswiler 	 * NOTE: We do this early because doing it later seems to hose the CPU
92*f38f5f4bSMarcel Ziswiler 	 * power rail/partition startup. Need to debug.
93*f38f5f4bSMarcel Ziswiler 	 */
94*f38f5f4bSMarcel Ziswiler 	tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2);
95*f38f5f4bSMarcel Ziswiler 	tegra_i2c_ll_write_data(AS3722_LDO1VOLTAGE_DATA, I2C_SEND_2_BYTES);
96*f38f5f4bSMarcel Ziswiler 	/*
97*f38f5f4bSMarcel Ziswiler 	 * Don't write LDCONTROL - it's already 0xFF, i.e. all LDOs enabled.
98*f38f5f4bSMarcel Ziswiler 	 * tegra_i2c_ll_write_data(AS3722_LDO1CONTROL_DATA, I2C_SEND_2_BYTES);
99*f38f5f4bSMarcel Ziswiler 	 */
100*f38f5f4bSMarcel Ziswiler 	udelay(10 * 1000);
101*f38f5f4bSMarcel Ziswiler 
102*f38f5f4bSMarcel Ziswiler 	debug("%s: Set VDD_SDMMC3 to 3.3V via AS3722 reg 0x16/4E\n", __func__);
103*f38f5f4bSMarcel Ziswiler 	/*
104*f38f5f4bSMarcel Ziswiler 	 * Bring up VDD_SDMMC3 via the AS3722 PMIC on the PWR I2C bus.
105*f38f5f4bSMarcel Ziswiler 	 * First set it to bypass 3.3V straight thru, then enable the regulator
106*f38f5f4bSMarcel Ziswiler 	 *
107*f38f5f4bSMarcel Ziswiler 	 * NOTE: We do this early because doing it later seems to hose the CPU
108*f38f5f4bSMarcel Ziswiler 	 * power rail/partition startup. Need to debug.
109*f38f5f4bSMarcel Ziswiler 	 */
110*f38f5f4bSMarcel Ziswiler 	tegra_i2c_ll_write_addr(AS3722_I2C_ADDR, 2);
111*f38f5f4bSMarcel Ziswiler 	tegra_i2c_ll_write_data(AS3722_LDO6VOLTAGE_DATA, I2C_SEND_2_BYTES);
112*f38f5f4bSMarcel Ziswiler 	/*
113*f38f5f4bSMarcel Ziswiler 	 * Don't write LDCONTROL - it's already 0xFF, i.e. all LDOs enabled.
114*f38f5f4bSMarcel Ziswiler 	 * tegra_i2c_ll_write_data(AS3722_LDO6CONTROL_DATA, I2C_SEND_2_BYTES);
115*f38f5f4bSMarcel Ziswiler 	 */
116*f38f5f4bSMarcel Ziswiler 	udelay(10 * 1000);
117*f38f5f4bSMarcel Ziswiler }
118