xref: /rk3399_rockchip-uboot/board/timll/devkit8000/devkit8000.c (revision 2d52a9a38c20697b4aeecac0541c7496809e8238)
1c35d7cf0SFrederik Kriewitz /*
2c35d7cf0SFrederik Kriewitz  * (C) Copyright 2004-2008
3c35d7cf0SFrederik Kriewitz  * Texas Instruments, <www.ti.com>
4c35d7cf0SFrederik Kriewitz  *
5c35d7cf0SFrederik Kriewitz  * Author :
6c35d7cf0SFrederik Kriewitz  *	Sunil Kumar <sunilsaini05@gmail.com>
7c35d7cf0SFrederik Kriewitz  *	Shashi Ranjan <shashiranjanmca05@gmail.com>
8c35d7cf0SFrederik Kriewitz  *
9c35d7cf0SFrederik Kriewitz  * (C) Copyright 2009
10c35d7cf0SFrederik Kriewitz  * Frederik Kriewitz <frederik@kriewitz.eu>
11c35d7cf0SFrederik Kriewitz  *
12c35d7cf0SFrederik Kriewitz  * Derived from Beagle Board and 3430 SDP code by
13c35d7cf0SFrederik Kriewitz  *	Richard Woodruff <r-woodruff2@ti.com>
14c35d7cf0SFrederik Kriewitz  *	Syed Mohammed Khasim <khasim@ti.com>
15c35d7cf0SFrederik Kriewitz  *
16c35d7cf0SFrederik Kriewitz  *
17c35d7cf0SFrederik Kriewitz  * See file CREDITS for list of people who contributed to this
18c35d7cf0SFrederik Kriewitz  * project.
19c35d7cf0SFrederik Kriewitz  *
20c35d7cf0SFrederik Kriewitz  * This program is free software; you can redistribute it and/or
21c35d7cf0SFrederik Kriewitz  * modify it under the terms of the GNU General Public License as
22c35d7cf0SFrederik Kriewitz  * published by the Free Software Foundation; either version 2 of
23c35d7cf0SFrederik Kriewitz  * the License, or (at your option) any later version.
24c35d7cf0SFrederik Kriewitz  *
25c35d7cf0SFrederik Kriewitz  * This program is distributed in the hope that it will be useful,
26c35d7cf0SFrederik Kriewitz  * but WITHOUT ANY WARRANTY; without even the implied warranty of
27c35d7cf0SFrederik Kriewitz  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
28c35d7cf0SFrederik Kriewitz  * GNU General Public License for more details.
29c35d7cf0SFrederik Kriewitz  *
30c35d7cf0SFrederik Kriewitz  * You should have received a copy of the GNU General Public License
31c35d7cf0SFrederik Kriewitz  * along with this program; if not, write to the Free Software
32c35d7cf0SFrederik Kriewitz  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
33c35d7cf0SFrederik Kriewitz  * MA 02111-1307 USA
34c35d7cf0SFrederik Kriewitz  */
35c35d7cf0SFrederik Kriewitz #include <common.h>
36c35d7cf0SFrederik Kriewitz #include <twl4030.h>
37c35d7cf0SFrederik Kriewitz #include <asm/io.h>
38f408501dSTom Rini #include <asm/arch/mmc_host_def.h>
39c35d7cf0SFrederik Kriewitz #include <asm/arch/mux.h>
40c35d7cf0SFrederik Kriewitz #include <asm/arch/sys_proto.h>
41c35d7cf0SFrederik Kriewitz #include <asm/arch/mem.h>
42c35d7cf0SFrederik Kriewitz #include <asm/mach-types.h>
43c35d7cf0SFrederik Kriewitz #include "devkit8000.h"
44*2d52a9a3SSimon Schwarz #include <asm/gpio.h>
45c35d7cf0SFrederik Kriewitz #ifdef CONFIG_DRIVER_DM9000
46c35d7cf0SFrederik Kriewitz #include <net.h>
47c35d7cf0SFrederik Kriewitz #include <netdev.h>
48c35d7cf0SFrederik Kriewitz #endif
49c35d7cf0SFrederik Kriewitz 
50c35d7cf0SFrederik Kriewitz DECLARE_GLOBAL_DATA_PTR;
51c35d7cf0SFrederik Kriewitz 
5213b178edSThomas Weber static u32 gpmc_net_config[GPMC_MAX_REG] = {
5313b178edSThomas Weber 	NET_GPMC_CONFIG1,
5413b178edSThomas Weber 	NET_GPMC_CONFIG2,
5513b178edSThomas Weber 	NET_GPMC_CONFIG3,
5613b178edSThomas Weber 	NET_GPMC_CONFIG4,
5713b178edSThomas Weber 	NET_GPMC_CONFIG5,
5813b178edSThomas Weber 	NET_GPMC_CONFIG6,
5913b178edSThomas Weber 	0
6013b178edSThomas Weber };
6113b178edSThomas Weber 
62c35d7cf0SFrederik Kriewitz /*
63c35d7cf0SFrederik Kriewitz  * Routine: board_init
64c35d7cf0SFrederik Kriewitz  * Description: Early hardware init.
65c35d7cf0SFrederik Kriewitz  */
66c35d7cf0SFrederik Kriewitz int board_init(void)
67c35d7cf0SFrederik Kriewitz {
68c35d7cf0SFrederik Kriewitz 	gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
69c35d7cf0SFrederik Kriewitz 	/* board id for Linux */
70c35d7cf0SFrederik Kriewitz 	gd->bd->bi_arch_number = MACH_TYPE_DEVKIT8000;
71c35d7cf0SFrederik Kriewitz 	/* boot param addr */
72c35d7cf0SFrederik Kriewitz 	gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
73c35d7cf0SFrederik Kriewitz 
74c35d7cf0SFrederik Kriewitz 	return 0;
75c35d7cf0SFrederik Kriewitz }
76c35d7cf0SFrederik Kriewitz 
779e70c08bSSimon Schwarz /* Configure GPMC registers for DM9000 */
789e70c08bSSimon Schwarz static void gpmc_dm9000_config(void)
799e70c08bSSimon Schwarz {
809e70c08bSSimon Schwarz 	enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[6],
819e70c08bSSimon Schwarz 		CONFIG_DM9000_BASE, GPMC_SIZE_16M);
829e70c08bSSimon Schwarz }
839e70c08bSSimon Schwarz 
84c35d7cf0SFrederik Kriewitz /*
85c35d7cf0SFrederik Kriewitz  * Routine: misc_init_r
86c35d7cf0SFrederik Kriewitz  * Description: Configure board specific parts
87c35d7cf0SFrederik Kriewitz  */
88c35d7cf0SFrederik Kriewitz int misc_init_r(void)
89c35d7cf0SFrederik Kriewitz {
90c35d7cf0SFrederik Kriewitz 	struct ctrl_id *id_base = (struct ctrl_id *)OMAP34XX_ID_L4_IO_BASE;
91c35d7cf0SFrederik Kriewitz #ifdef CONFIG_DRIVER_DM9000
92c35d7cf0SFrederik Kriewitz 	uchar enetaddr[6];
93c35d7cf0SFrederik Kriewitz 	u32 die_id_0;
94c35d7cf0SFrederik Kriewitz #endif
95c35d7cf0SFrederik Kriewitz 
96c35d7cf0SFrederik Kriewitz 	twl4030_power_init();
97c35d7cf0SFrederik Kriewitz #ifdef CONFIG_TWL4030_LED
98ead39d7aSGrazvydas Ignotas 	twl4030_led_init(TWL4030_LED_LEDEN_LEDAON | TWL4030_LED_LEDEN_LEDBON);
99c35d7cf0SFrederik Kriewitz #endif
100c35d7cf0SFrederik Kriewitz 
101c35d7cf0SFrederik Kriewitz #ifdef CONFIG_DRIVER_DM9000
102c35d7cf0SFrederik Kriewitz 	/* Configure GPMC registers for DM9000 */
10313b178edSThomas Weber 	enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[6],
10413b178edSThomas Weber 			CONFIG_DM9000_BASE, GPMC_SIZE_16M);
105c35d7cf0SFrederik Kriewitz 
106c35d7cf0SFrederik Kriewitz 	/* Use OMAP DIE_ID as MAC address */
107c35d7cf0SFrederik Kriewitz 	if (!eth_getenv_enetaddr("ethaddr", enetaddr)) {
108c35d7cf0SFrederik Kriewitz 		printf("ethaddr not set, using Die ID\n");
109c35d7cf0SFrederik Kriewitz 		die_id_0 = readl(&id_base->die_id_0);
110c35d7cf0SFrederik Kriewitz 		enetaddr[0] = 0x02; /* locally administered */
111c35d7cf0SFrederik Kriewitz 		enetaddr[1] = readl(&id_base->die_id_1) & 0xff;
112c35d7cf0SFrederik Kriewitz 		enetaddr[2] = (die_id_0 & 0xff000000) >> 24;
113c35d7cf0SFrederik Kriewitz 		enetaddr[3] = (die_id_0 & 0x00ff0000) >> 16;
114c35d7cf0SFrederik Kriewitz 		enetaddr[4] = (die_id_0 & 0x0000ff00) >> 8;
115c35d7cf0SFrederik Kriewitz 		enetaddr[5] = (die_id_0 & 0x000000ff);
116c35d7cf0SFrederik Kriewitz 		eth_setenv_enetaddr("ethaddr", enetaddr);
117c35d7cf0SFrederik Kriewitz 	}
118c35d7cf0SFrederik Kriewitz #endif
119c35d7cf0SFrederik Kriewitz 
120c35d7cf0SFrederik Kriewitz 	dieid_num_r();
121c35d7cf0SFrederik Kriewitz 
122c35d7cf0SFrederik Kriewitz 	return 0;
123c35d7cf0SFrederik Kriewitz }
124c35d7cf0SFrederik Kriewitz 
125c35d7cf0SFrederik Kriewitz /*
126c35d7cf0SFrederik Kriewitz  * Routine: set_muxconf_regs
127c35d7cf0SFrederik Kriewitz  * Description: Setting up the configuration Mux registers specific to the
128c35d7cf0SFrederik Kriewitz  *		hardware. Many pins need to be moved from protect to primary
129c35d7cf0SFrederik Kriewitz  *		mode.
130c35d7cf0SFrederik Kriewitz  */
131c35d7cf0SFrederik Kriewitz void set_muxconf_regs(void)
132c35d7cf0SFrederik Kriewitz {
133c35d7cf0SFrederik Kriewitz 	MUX_DEVKIT8000();
134c35d7cf0SFrederik Kriewitz }
135c35d7cf0SFrederik Kriewitz 
136c9f3cf14SSimon Schwarz #if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD)
137f408501dSTom Rini int board_mmc_init(bd_t *bis)
138f408501dSTom Rini {
139f408501dSTom Rini 	omap_mmc_init(0);
140f408501dSTom Rini 	return 0;
141f408501dSTom Rini }
142f408501dSTom Rini #endif
143f408501dSTom Rini 
1443f6a4922SSimon Schwarz #if defined(CONFIG_DRIVER_DM9000) & !defined(CONFIG_SPL_BUILD)
145c35d7cf0SFrederik Kriewitz /*
146c35d7cf0SFrederik Kriewitz  * Routine: board_eth_init
147c35d7cf0SFrederik Kriewitz  * Description: Setting up the Ethernet hardware.
148c35d7cf0SFrederik Kriewitz  */
149c35d7cf0SFrederik Kriewitz int board_eth_init(bd_t *bis)
150c35d7cf0SFrederik Kriewitz {
151c35d7cf0SFrederik Kriewitz 	return dm9000_initialize(bis);
152c35d7cf0SFrederik Kriewitz }
153c35d7cf0SFrederik Kriewitz #endif
1549ae0d550STom Rini 
1559e70c08bSSimon Schwarz #ifdef CONFIG_SPL_OS_BOOT
1569e70c08bSSimon Schwarz /*
1579e70c08bSSimon Schwarz  * Do board specific preperation before SPL
1589e70c08bSSimon Schwarz  * Linux boot
1599e70c08bSSimon Schwarz  */
1609e70c08bSSimon Schwarz void spl_board_prepare_for_linux(void)
1619e70c08bSSimon Schwarz {
1629e70c08bSSimon Schwarz 	gpmc_dm9000_config();
1639e70c08bSSimon Schwarz }
1649e70c08bSSimon Schwarz 
165*2d52a9a3SSimon Schwarz /*
166*2d52a9a3SSimon Schwarz  * devkit8000 specific implementation of spl_start_uboot()
167*2d52a9a3SSimon Schwarz  *
168*2d52a9a3SSimon Schwarz  * RETURN
169*2d52a9a3SSimon Schwarz  * 0 if the button is not pressed
170*2d52a9a3SSimon Schwarz  * 1 if the button is pressed
171*2d52a9a3SSimon Schwarz  */
172*2d52a9a3SSimon Schwarz int spl_start_uboot(void)
173*2d52a9a3SSimon Schwarz {
174*2d52a9a3SSimon Schwarz 	int val = 0;
175*2d52a9a3SSimon Schwarz 	if (!gpio_request(CONFIG_SPL_OS_BOOT_KEY, "U-Boot key")) {
176*2d52a9a3SSimon Schwarz 		gpio_direction_input(CONFIG_SPL_OS_BOOT_KEY);
177*2d52a9a3SSimon Schwarz 		val = gpio_get_value(CONFIG_SPL_OS_BOOT_KEY);
178*2d52a9a3SSimon Schwarz 		gpio_free(CONFIG_SPL_OS_BOOT_KEY);
179*2d52a9a3SSimon Schwarz 	}
180*2d52a9a3SSimon Schwarz 	return !val;
181*2d52a9a3SSimon Schwarz }
1829e70c08bSSimon Schwarz #endif
1839e70c08bSSimon Schwarz 
1849ae0d550STom Rini /*
1859ae0d550STom Rini  * Routine: get_board_mem_timings
1869ae0d550STom Rini  * Description: If we use SPL then there is no x-loader nor config header
1879ae0d550STom Rini  * so we have to setup the DDR timings ourself on the first bank.  This
1889ae0d550STom Rini  * provides the timing values back to the function that configures
1899ae0d550STom Rini  * the memory.  We have either one or two banks of 128MB DDR.
1909ae0d550STom Rini  */
1919ae0d550STom Rini void get_board_mem_timings(u32 *mcfg, u32 *ctrla, u32 *ctrlb, u32 *rfr_ctrl,
1929ae0d550STom Rini 		u32 *mr)
1939ae0d550STom Rini {
1949ae0d550STom Rini 	/* General SDRC config */
1959ae0d550STom Rini 	*mcfg = MICRON_V_MCFG_165(128 << 20);
1969ae0d550STom Rini 	*rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
1979ae0d550STom Rini 
1989ae0d550STom Rini 	/* AC timings */
1999ae0d550STom Rini 	*ctrla = MICRON_V_ACTIMA_165;
2009ae0d550STom Rini 	*ctrlb = MICRON_V_ACTIMB_165;
2019ae0d550STom Rini 
2029ae0d550STom Rini 	*mr = MICRON_V_MR_165;
2039ae0d550STom Rini }
204