xref: /rk3399_rockchip-uboot/board/timll/devkit8000/devkit8000.c (revision 1a4596601fd395f3afb8f82f3f840c5e00bdd57a)
1c35d7cf0SFrederik Kriewitz /*
2c35d7cf0SFrederik Kriewitz  * (C) Copyright 2004-2008
3c35d7cf0SFrederik Kriewitz  * Texas Instruments, <www.ti.com>
4c35d7cf0SFrederik Kriewitz  *
5c35d7cf0SFrederik Kriewitz  * Author :
6c35d7cf0SFrederik Kriewitz  *	Sunil Kumar <sunilsaini05@gmail.com>
7c35d7cf0SFrederik Kriewitz  *	Shashi Ranjan <shashiranjanmca05@gmail.com>
8c35d7cf0SFrederik Kriewitz  *
9c35d7cf0SFrederik Kriewitz  * (C) Copyright 2009
10c35d7cf0SFrederik Kriewitz  * Frederik Kriewitz <frederik@kriewitz.eu>
11c35d7cf0SFrederik Kriewitz  *
12c35d7cf0SFrederik Kriewitz  * Derived from Beagle Board and 3430 SDP code by
13c35d7cf0SFrederik Kriewitz  *	Richard Woodruff <r-woodruff2@ti.com>
14c35d7cf0SFrederik Kriewitz  *	Syed Mohammed Khasim <khasim@ti.com>
15c35d7cf0SFrederik Kriewitz  *
16c35d7cf0SFrederik Kriewitz  *
17*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
18c35d7cf0SFrederik Kriewitz  */
19c35d7cf0SFrederik Kriewitz #include <common.h>
20c35d7cf0SFrederik Kriewitz #include <twl4030.h>
21c35d7cf0SFrederik Kriewitz #include <asm/io.h>
22f408501dSTom Rini #include <asm/arch/mmc_host_def.h>
23c35d7cf0SFrederik Kriewitz #include <asm/arch/mux.h>
24c35d7cf0SFrederik Kriewitz #include <asm/arch/sys_proto.h>
25c35d7cf0SFrederik Kriewitz #include <asm/arch/mem.h>
26c35d7cf0SFrederik Kriewitz #include <asm/mach-types.h>
27c35d7cf0SFrederik Kriewitz #include "devkit8000.h"
282d52a9a3SSimon Schwarz #include <asm/gpio.h>
29c35d7cf0SFrederik Kriewitz #ifdef CONFIG_DRIVER_DM9000
30c35d7cf0SFrederik Kriewitz #include <net.h>
31c35d7cf0SFrederik Kriewitz #include <netdev.h>
32c35d7cf0SFrederik Kriewitz #endif
33c35d7cf0SFrederik Kriewitz 
34c35d7cf0SFrederik Kriewitz DECLARE_GLOBAL_DATA_PTR;
35c35d7cf0SFrederik Kriewitz 
3613b178edSThomas Weber static u32 gpmc_net_config[GPMC_MAX_REG] = {
3713b178edSThomas Weber 	NET_GPMC_CONFIG1,
3813b178edSThomas Weber 	NET_GPMC_CONFIG2,
3913b178edSThomas Weber 	NET_GPMC_CONFIG3,
4013b178edSThomas Weber 	NET_GPMC_CONFIG4,
4113b178edSThomas Weber 	NET_GPMC_CONFIG5,
4213b178edSThomas Weber 	NET_GPMC_CONFIG6,
4313b178edSThomas Weber 	0
4413b178edSThomas Weber };
4513b178edSThomas Weber 
46c35d7cf0SFrederik Kriewitz /*
47c35d7cf0SFrederik Kriewitz  * Routine: board_init
48c35d7cf0SFrederik Kriewitz  * Description: Early hardware init.
49c35d7cf0SFrederik Kriewitz  */
50c35d7cf0SFrederik Kriewitz int board_init(void)
51c35d7cf0SFrederik Kriewitz {
52c35d7cf0SFrederik Kriewitz 	gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
53c35d7cf0SFrederik Kriewitz 	/* board id for Linux */
54c35d7cf0SFrederik Kriewitz 	gd->bd->bi_arch_number = MACH_TYPE_DEVKIT8000;
55c35d7cf0SFrederik Kriewitz 	/* boot param addr */
56c35d7cf0SFrederik Kriewitz 	gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
57c35d7cf0SFrederik Kriewitz 
58c35d7cf0SFrederik Kriewitz 	return 0;
59c35d7cf0SFrederik Kriewitz }
60c35d7cf0SFrederik Kriewitz 
619e70c08bSSimon Schwarz /* Configure GPMC registers for DM9000 */
629e70c08bSSimon Schwarz static void gpmc_dm9000_config(void)
639e70c08bSSimon Schwarz {
649e70c08bSSimon Schwarz 	enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[6],
659e70c08bSSimon Schwarz 		CONFIG_DM9000_BASE, GPMC_SIZE_16M);
669e70c08bSSimon Schwarz }
679e70c08bSSimon Schwarz 
68c35d7cf0SFrederik Kriewitz /*
69c35d7cf0SFrederik Kriewitz  * Routine: misc_init_r
70c35d7cf0SFrederik Kriewitz  * Description: Configure board specific parts
71c35d7cf0SFrederik Kriewitz  */
72c35d7cf0SFrederik Kriewitz int misc_init_r(void)
73c35d7cf0SFrederik Kriewitz {
74c35d7cf0SFrederik Kriewitz 	struct ctrl_id *id_base = (struct ctrl_id *)OMAP34XX_ID_L4_IO_BASE;
75c35d7cf0SFrederik Kriewitz #ifdef CONFIG_DRIVER_DM9000
76c35d7cf0SFrederik Kriewitz 	uchar enetaddr[6];
77c35d7cf0SFrederik Kriewitz 	u32 die_id_0;
78c35d7cf0SFrederik Kriewitz #endif
79c35d7cf0SFrederik Kriewitz 
80c35d7cf0SFrederik Kriewitz 	twl4030_power_init();
81c35d7cf0SFrederik Kriewitz #ifdef CONFIG_TWL4030_LED
82ead39d7aSGrazvydas Ignotas 	twl4030_led_init(TWL4030_LED_LEDEN_LEDAON | TWL4030_LED_LEDEN_LEDBON);
83c35d7cf0SFrederik Kriewitz #endif
84c35d7cf0SFrederik Kriewitz 
85c35d7cf0SFrederik Kriewitz #ifdef CONFIG_DRIVER_DM9000
86c35d7cf0SFrederik Kriewitz 	/* Configure GPMC registers for DM9000 */
8713b178edSThomas Weber 	enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[6],
8813b178edSThomas Weber 			CONFIG_DM9000_BASE, GPMC_SIZE_16M);
89c35d7cf0SFrederik Kriewitz 
90c35d7cf0SFrederik Kriewitz 	/* Use OMAP DIE_ID as MAC address */
91c35d7cf0SFrederik Kriewitz 	if (!eth_getenv_enetaddr("ethaddr", enetaddr)) {
92c35d7cf0SFrederik Kriewitz 		printf("ethaddr not set, using Die ID\n");
93c35d7cf0SFrederik Kriewitz 		die_id_0 = readl(&id_base->die_id_0);
94c35d7cf0SFrederik Kriewitz 		enetaddr[0] = 0x02; /* locally administered */
95c35d7cf0SFrederik Kriewitz 		enetaddr[1] = readl(&id_base->die_id_1) & 0xff;
96c35d7cf0SFrederik Kriewitz 		enetaddr[2] = (die_id_0 & 0xff000000) >> 24;
97c35d7cf0SFrederik Kriewitz 		enetaddr[3] = (die_id_0 & 0x00ff0000) >> 16;
98c35d7cf0SFrederik Kriewitz 		enetaddr[4] = (die_id_0 & 0x0000ff00) >> 8;
99c35d7cf0SFrederik Kriewitz 		enetaddr[5] = (die_id_0 & 0x000000ff);
100c35d7cf0SFrederik Kriewitz 		eth_setenv_enetaddr("ethaddr", enetaddr);
101c35d7cf0SFrederik Kriewitz 	}
102c35d7cf0SFrederik Kriewitz #endif
103c35d7cf0SFrederik Kriewitz 
104c35d7cf0SFrederik Kriewitz 	dieid_num_r();
105c35d7cf0SFrederik Kriewitz 
106c35d7cf0SFrederik Kriewitz 	return 0;
107c35d7cf0SFrederik Kriewitz }
108c35d7cf0SFrederik Kriewitz 
109c35d7cf0SFrederik Kriewitz /*
110c35d7cf0SFrederik Kriewitz  * Routine: set_muxconf_regs
111c35d7cf0SFrederik Kriewitz  * Description: Setting up the configuration Mux registers specific to the
112c35d7cf0SFrederik Kriewitz  *		hardware. Many pins need to be moved from protect to primary
113c35d7cf0SFrederik Kriewitz  *		mode.
114c35d7cf0SFrederik Kriewitz  */
115c35d7cf0SFrederik Kriewitz void set_muxconf_regs(void)
116c35d7cf0SFrederik Kriewitz {
117c35d7cf0SFrederik Kriewitz 	MUX_DEVKIT8000();
118c35d7cf0SFrederik Kriewitz }
119c35d7cf0SFrederik Kriewitz 
120c9f3cf14SSimon Schwarz #if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD)
121f408501dSTom Rini int board_mmc_init(bd_t *bis)
122f408501dSTom Rini {
123e3913f56SNikita Kiryanov 	return omap_mmc_init(0, 0, 0, -1, -1);
124f408501dSTom Rini }
125f408501dSTom Rini #endif
126f408501dSTom Rini 
1273f6a4922SSimon Schwarz #if defined(CONFIG_DRIVER_DM9000) & !defined(CONFIG_SPL_BUILD)
128c35d7cf0SFrederik Kriewitz /*
129c35d7cf0SFrederik Kriewitz  * Routine: board_eth_init
130c35d7cf0SFrederik Kriewitz  * Description: Setting up the Ethernet hardware.
131c35d7cf0SFrederik Kriewitz  */
132c35d7cf0SFrederik Kriewitz int board_eth_init(bd_t *bis)
133c35d7cf0SFrederik Kriewitz {
134c35d7cf0SFrederik Kriewitz 	return dm9000_initialize(bis);
135c35d7cf0SFrederik Kriewitz }
136c35d7cf0SFrederik Kriewitz #endif
1379ae0d550STom Rini 
1389e70c08bSSimon Schwarz #ifdef CONFIG_SPL_OS_BOOT
1399e70c08bSSimon Schwarz /*
1409e70c08bSSimon Schwarz  * Do board specific preperation before SPL
1419e70c08bSSimon Schwarz  * Linux boot
1429e70c08bSSimon Schwarz  */
1439e70c08bSSimon Schwarz void spl_board_prepare_for_linux(void)
1449e70c08bSSimon Schwarz {
1459e70c08bSSimon Schwarz 	gpmc_dm9000_config();
1469e70c08bSSimon Schwarz }
1479e70c08bSSimon Schwarz 
1482d52a9a3SSimon Schwarz /*
1492d52a9a3SSimon Schwarz  * devkit8000 specific implementation of spl_start_uboot()
1502d52a9a3SSimon Schwarz  *
1512d52a9a3SSimon Schwarz  * RETURN
1522d52a9a3SSimon Schwarz  * 0 if the button is not pressed
1532d52a9a3SSimon Schwarz  * 1 if the button is pressed
1542d52a9a3SSimon Schwarz  */
1552d52a9a3SSimon Schwarz int spl_start_uboot(void)
1562d52a9a3SSimon Schwarz {
1572d52a9a3SSimon Schwarz 	int val = 0;
15830372965SStefano Babic 	if (!gpio_request(SPL_OS_BOOT_KEY, "U-Boot key")) {
15930372965SStefano Babic 		gpio_direction_input(SPL_OS_BOOT_KEY);
16030372965SStefano Babic 		val = gpio_get_value(SPL_OS_BOOT_KEY);
16130372965SStefano Babic 		gpio_free(SPL_OS_BOOT_KEY);
1622d52a9a3SSimon Schwarz 	}
1632d52a9a3SSimon Schwarz 	return !val;
1642d52a9a3SSimon Schwarz }
1659e70c08bSSimon Schwarz #endif
1669e70c08bSSimon Schwarz 
1679ae0d550STom Rini /*
1689ae0d550STom Rini  * Routine: get_board_mem_timings
1699ae0d550STom Rini  * Description: If we use SPL then there is no x-loader nor config header
1709ae0d550STom Rini  * so we have to setup the DDR timings ourself on the first bank.  This
1719ae0d550STom Rini  * provides the timing values back to the function that configures
1729ae0d550STom Rini  * the memory.  We have either one or two banks of 128MB DDR.
1739ae0d550STom Rini  */
1748c4445d2SPeter Barada void get_board_mem_timings(struct board_sdrc_timings *timings)
1759ae0d550STom Rini {
1769ae0d550STom Rini 	/* General SDRC config */
1778c4445d2SPeter Barada 	timings->mcfg = MICRON_V_MCFG_165(128 << 20);
1788c4445d2SPeter Barada 	timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
1799ae0d550STom Rini 
1809ae0d550STom Rini 	/* AC timings */
1818c4445d2SPeter Barada 	timings->ctrla = MICRON_V_ACTIMA_165;
1828c4445d2SPeter Barada 	timings->ctrlb = MICRON_V_ACTIMB_165;
1839ae0d550STom Rini 
1848c4445d2SPeter Barada 	timings->mr = MICRON_V_MR_165;
1859ae0d550STom Rini }
186