1c35d7cf0SFrederik Kriewitz /* 2c35d7cf0SFrederik Kriewitz * (C) Copyright 2004-2008 3c35d7cf0SFrederik Kriewitz * Texas Instruments, <www.ti.com> 4c35d7cf0SFrederik Kriewitz * 5c35d7cf0SFrederik Kriewitz * Author : 6c35d7cf0SFrederik Kriewitz * Sunil Kumar <sunilsaini05@gmail.com> 7c35d7cf0SFrederik Kriewitz * Shashi Ranjan <shashiranjanmca05@gmail.com> 8c35d7cf0SFrederik Kriewitz * 9c35d7cf0SFrederik Kriewitz * (C) Copyright 2009 10c35d7cf0SFrederik Kriewitz * Frederik Kriewitz <frederik@kriewitz.eu> 11c35d7cf0SFrederik Kriewitz * 12c35d7cf0SFrederik Kriewitz * Derived from Beagle Board and 3430 SDP code by 13c35d7cf0SFrederik Kriewitz * Richard Woodruff <r-woodruff2@ti.com> 14c35d7cf0SFrederik Kriewitz * Syed Mohammed Khasim <khasim@ti.com> 15c35d7cf0SFrederik Kriewitz * 16c35d7cf0SFrederik Kriewitz * 17c35d7cf0SFrederik Kriewitz * See file CREDITS for list of people who contributed to this 18c35d7cf0SFrederik Kriewitz * project. 19c35d7cf0SFrederik Kriewitz * 20c35d7cf0SFrederik Kriewitz * This program is free software; you can redistribute it and/or 21c35d7cf0SFrederik Kriewitz * modify it under the terms of the GNU General Public License as 22c35d7cf0SFrederik Kriewitz * published by the Free Software Foundation; either version 2 of 23c35d7cf0SFrederik Kriewitz * the License, or (at your option) any later version. 24c35d7cf0SFrederik Kriewitz * 25c35d7cf0SFrederik Kriewitz * This program is distributed in the hope that it will be useful, 26c35d7cf0SFrederik Kriewitz * but WITHOUT ANY WARRANTY; without even the implied warranty of 27c35d7cf0SFrederik Kriewitz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 28c35d7cf0SFrederik Kriewitz * GNU General Public License for more details. 29c35d7cf0SFrederik Kriewitz * 30c35d7cf0SFrederik Kriewitz * You should have received a copy of the GNU General Public License 31c35d7cf0SFrederik Kriewitz * along with this program; if not, write to the Free Software 32c35d7cf0SFrederik Kriewitz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 33c35d7cf0SFrederik Kriewitz * MA 02111-1307 USA 34c35d7cf0SFrederik Kriewitz */ 35c35d7cf0SFrederik Kriewitz #include <common.h> 36c35d7cf0SFrederik Kriewitz #include <twl4030.h> 37c35d7cf0SFrederik Kriewitz #include <asm/io.h> 38f408501dSTom Rini #include <asm/arch/mmc_host_def.h> 39c35d7cf0SFrederik Kriewitz #include <asm/arch/mux.h> 40c35d7cf0SFrederik Kriewitz #include <asm/arch/sys_proto.h> 41c35d7cf0SFrederik Kriewitz #include <asm/arch/mem.h> 42c35d7cf0SFrederik Kriewitz #include <asm/mach-types.h> 43c35d7cf0SFrederik Kriewitz #include "devkit8000.h" 44c35d7cf0SFrederik Kriewitz #ifdef CONFIG_DRIVER_DM9000 45c35d7cf0SFrederik Kriewitz #include <net.h> 46c35d7cf0SFrederik Kriewitz #include <netdev.h> 47c35d7cf0SFrederik Kriewitz #endif 48c35d7cf0SFrederik Kriewitz 49c35d7cf0SFrederik Kriewitz DECLARE_GLOBAL_DATA_PTR; 50c35d7cf0SFrederik Kriewitz 51*13b178edSThomas Weber static u32 gpmc_net_config[GPMC_MAX_REG] = { 52*13b178edSThomas Weber NET_GPMC_CONFIG1, 53*13b178edSThomas Weber NET_GPMC_CONFIG2, 54*13b178edSThomas Weber NET_GPMC_CONFIG3, 55*13b178edSThomas Weber NET_GPMC_CONFIG4, 56*13b178edSThomas Weber NET_GPMC_CONFIG5, 57*13b178edSThomas Weber NET_GPMC_CONFIG6, 58*13b178edSThomas Weber 0 59*13b178edSThomas Weber }; 60*13b178edSThomas Weber 61c35d7cf0SFrederik Kriewitz /* 62c35d7cf0SFrederik Kriewitz * Routine: board_init 63c35d7cf0SFrederik Kriewitz * Description: Early hardware init. 64c35d7cf0SFrederik Kriewitz */ 65c35d7cf0SFrederik Kriewitz int board_init(void) 66c35d7cf0SFrederik Kriewitz { 67c35d7cf0SFrederik Kriewitz gpmc_init(); /* in SRAM or SDRAM, finish GPMC */ 68c35d7cf0SFrederik Kriewitz /* board id for Linux */ 69c35d7cf0SFrederik Kriewitz gd->bd->bi_arch_number = MACH_TYPE_DEVKIT8000; 70c35d7cf0SFrederik Kriewitz /* boot param addr */ 71c35d7cf0SFrederik Kriewitz gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100); 72c35d7cf0SFrederik Kriewitz 73c35d7cf0SFrederik Kriewitz return 0; 74c35d7cf0SFrederik Kriewitz } 75c35d7cf0SFrederik Kriewitz 76c35d7cf0SFrederik Kriewitz /* 77c35d7cf0SFrederik Kriewitz * Routine: misc_init_r 78c35d7cf0SFrederik Kriewitz * Description: Configure board specific parts 79c35d7cf0SFrederik Kriewitz */ 80c35d7cf0SFrederik Kriewitz int misc_init_r(void) 81c35d7cf0SFrederik Kriewitz { 82c35d7cf0SFrederik Kriewitz struct ctrl_id *id_base = (struct ctrl_id *)OMAP34XX_ID_L4_IO_BASE; 83c35d7cf0SFrederik Kriewitz #ifdef CONFIG_DRIVER_DM9000 84c35d7cf0SFrederik Kriewitz uchar enetaddr[6]; 85c35d7cf0SFrederik Kriewitz u32 die_id_0; 86c35d7cf0SFrederik Kriewitz #endif 87c35d7cf0SFrederik Kriewitz 88c35d7cf0SFrederik Kriewitz twl4030_power_init(); 89c35d7cf0SFrederik Kriewitz #ifdef CONFIG_TWL4030_LED 90ead39d7aSGrazvydas Ignotas twl4030_led_init(TWL4030_LED_LEDEN_LEDAON | TWL4030_LED_LEDEN_LEDBON); 91c35d7cf0SFrederik Kriewitz #endif 92c35d7cf0SFrederik Kriewitz 93c35d7cf0SFrederik Kriewitz #ifdef CONFIG_DRIVER_DM9000 94c35d7cf0SFrederik Kriewitz /* Configure GPMC registers for DM9000 */ 95*13b178edSThomas Weber enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[6], 96*13b178edSThomas Weber CONFIG_DM9000_BASE, GPMC_SIZE_16M); 97c35d7cf0SFrederik Kriewitz 98c35d7cf0SFrederik Kriewitz /* Use OMAP DIE_ID as MAC address */ 99c35d7cf0SFrederik Kriewitz if (!eth_getenv_enetaddr("ethaddr", enetaddr)) { 100c35d7cf0SFrederik Kriewitz printf("ethaddr not set, using Die ID\n"); 101c35d7cf0SFrederik Kriewitz die_id_0 = readl(&id_base->die_id_0); 102c35d7cf0SFrederik Kriewitz enetaddr[0] = 0x02; /* locally administered */ 103c35d7cf0SFrederik Kriewitz enetaddr[1] = readl(&id_base->die_id_1) & 0xff; 104c35d7cf0SFrederik Kriewitz enetaddr[2] = (die_id_0 & 0xff000000) >> 24; 105c35d7cf0SFrederik Kriewitz enetaddr[3] = (die_id_0 & 0x00ff0000) >> 16; 106c35d7cf0SFrederik Kriewitz enetaddr[4] = (die_id_0 & 0x0000ff00) >> 8; 107c35d7cf0SFrederik Kriewitz enetaddr[5] = (die_id_0 & 0x000000ff); 108c35d7cf0SFrederik Kriewitz eth_setenv_enetaddr("ethaddr", enetaddr); 109c35d7cf0SFrederik Kriewitz } 110c35d7cf0SFrederik Kriewitz #endif 111c35d7cf0SFrederik Kriewitz 112c35d7cf0SFrederik Kriewitz dieid_num_r(); 113c35d7cf0SFrederik Kriewitz 114c35d7cf0SFrederik Kriewitz return 0; 115c35d7cf0SFrederik Kriewitz } 116c35d7cf0SFrederik Kriewitz 117c35d7cf0SFrederik Kriewitz /* 118c35d7cf0SFrederik Kriewitz * Routine: set_muxconf_regs 119c35d7cf0SFrederik Kriewitz * Description: Setting up the configuration Mux registers specific to the 120c35d7cf0SFrederik Kriewitz * hardware. Many pins need to be moved from protect to primary 121c35d7cf0SFrederik Kriewitz * mode. 122c35d7cf0SFrederik Kriewitz */ 123c35d7cf0SFrederik Kriewitz void set_muxconf_regs(void) 124c35d7cf0SFrederik Kriewitz { 125c35d7cf0SFrederik Kriewitz MUX_DEVKIT8000(); 126c35d7cf0SFrederik Kriewitz } 127c35d7cf0SFrederik Kriewitz 128c9f3cf14SSimon Schwarz #if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD) 129f408501dSTom Rini int board_mmc_init(bd_t *bis) 130f408501dSTom Rini { 131f408501dSTom Rini omap_mmc_init(0); 132f408501dSTom Rini return 0; 133f408501dSTom Rini } 134f408501dSTom Rini #endif 135f408501dSTom Rini 1363f6a4922SSimon Schwarz #if defined(CONFIG_DRIVER_DM9000) & !defined(CONFIG_SPL_BUILD) 137c35d7cf0SFrederik Kriewitz /* 138c35d7cf0SFrederik Kriewitz * Routine: board_eth_init 139c35d7cf0SFrederik Kriewitz * Description: Setting up the Ethernet hardware. 140c35d7cf0SFrederik Kriewitz */ 141c35d7cf0SFrederik Kriewitz int board_eth_init(bd_t *bis) 142c35d7cf0SFrederik Kriewitz { 143c35d7cf0SFrederik Kriewitz return dm9000_initialize(bis); 144c35d7cf0SFrederik Kriewitz } 145c35d7cf0SFrederik Kriewitz #endif 1469ae0d550STom Rini 1479ae0d550STom Rini /* 1489ae0d550STom Rini * Routine: get_board_mem_timings 1499ae0d550STom Rini * Description: If we use SPL then there is no x-loader nor config header 1509ae0d550STom Rini * so we have to setup the DDR timings ourself on the first bank. This 1519ae0d550STom Rini * provides the timing values back to the function that configures 1529ae0d550STom Rini * the memory. We have either one or two banks of 128MB DDR. 1539ae0d550STom Rini */ 1549ae0d550STom Rini void get_board_mem_timings(u32 *mcfg, u32 *ctrla, u32 *ctrlb, u32 *rfr_ctrl, 1559ae0d550STom Rini u32 *mr) 1569ae0d550STom Rini { 1579ae0d550STom Rini /* General SDRC config */ 1589ae0d550STom Rini *mcfg = MICRON_V_MCFG_165(128 << 20); 1599ae0d550STom Rini *rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz; 1609ae0d550STom Rini 1619ae0d550STom Rini /* AC timings */ 1629ae0d550STom Rini *ctrla = MICRON_V_ACTIMA_165; 1639ae0d550STom Rini *ctrlb = MICRON_V_ACTIMB_165; 1649ae0d550STom Rini 1659ae0d550STom Rini *mr = MICRON_V_MR_165; 1669ae0d550STom Rini } 167