xref: /rk3399_rockchip-uboot/board/ti/panda/panda.c (revision 382bee57f19b4454e2015bc19a010bc2d0ab9337)
1c57cca25SSteve Sakoman /*
2c57cca25SSteve Sakoman  * (C) Copyright 2010
3c57cca25SSteve Sakoman  * Texas Instruments Incorporated, <www.ti.com>
4c57cca25SSteve Sakoman  * Steve Sakoman  <steve@sakoman.com>
5c57cca25SSteve Sakoman  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7c57cca25SSteve Sakoman  */
8c57cca25SSteve Sakoman #include <common.h>
9c62db35dSSimon Glass #include <asm/mach-types.h>
10c57cca25SSteve Sakoman #include <asm/arch/sys_proto.h>
117e982c95SSukumar Ghorai #include <asm/arch/mmc_host_def.h>
12af1d002fSLokesh Vutla #include <asm/arch/clock.h>
13df65a3feSChris Lalancette #include <asm/arch/gpio.h>
1443b62393SGovindraj.R #include <asm/gpio.h>
15fbf1b08aSPaul Kocialkowski #include <twl6030.h>
16c57cca25SSteve Sakoman 
17469ec1e3SAneesh V #include "panda_mux_data.h"
182ad853c3SSteve Sakoman 
198850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD
2043b62393SGovindraj.R #include <usb.h>
2143b62393SGovindraj.R #include <asm/arch/ehci.h>
2243b62393SGovindraj.R #include <asm/ehci-omap.h>
2343b62393SGovindraj.R #endif
2443b62393SGovindraj.R 
25df65a3feSChris Lalancette #define PANDA_ULPI_PHY_TYPE_GPIO       182
267d47d1caSDan Murphy #define PANDA_BOARD_ID_1_GPIO          101
277d47d1caSDan Murphy #define PANDA_ES_BOARD_ID_1_GPIO        48
287d47d1caSDan Murphy #define PANDA_BOARD_ID_2_GPIO          171
297d47d1caSDan Murphy #define PANDA_ES_BOARD_ID_3_GPIO         3
307d47d1caSDan Murphy #define PANDA_ES_BOARD_ID_4_GPIO         2
31df65a3feSChris Lalancette 
32c57cca25SSteve Sakoman DECLARE_GLOBAL_DATA_PTR;
33c57cca25SSteve Sakoman 
34c57cca25SSteve Sakoman const struct omap_sysinfo sysinfo = {
35c57cca25SSteve Sakoman 	"Board: OMAP4 Panda\n"
36c57cca25SSteve Sakoman };
37c57cca25SSteve Sakoman 
38df65a3feSChris Lalancette struct omap4_scrm_regs *const scrm = (struct omap4_scrm_regs *)0x4a30a000;
39df65a3feSChris Lalancette 
40c57cca25SSteve Sakoman /**
41c57cca25SSteve Sakoman  * @brief board_init
42c57cca25SSteve Sakoman  *
43c57cca25SSteve Sakoman  * @return 0
44c57cca25SSteve Sakoman  */
board_init(void)45c57cca25SSteve Sakoman int board_init(void)
46c57cca25SSteve Sakoman {
4727952014SSteve Sakoman 	gpmc_init();
4827952014SSteve Sakoman 
49c57cca25SSteve Sakoman 	gd->bd->bi_arch_number = MACH_TYPE_OMAP4_PANDA;
50c57cca25SSteve Sakoman 	gd->bd->bi_boot_params = (0x80000000 + 0x100); /* boot param addr */
51c57cca25SSteve Sakoman 
52c57cca25SSteve Sakoman 	return 0;
53c57cca25SSteve Sakoman }
54c57cca25SSteve Sakoman 
board_eth_init(bd_t * bis)55c57cca25SSteve Sakoman int board_eth_init(bd_t *bis)
56c57cca25SSteve Sakoman {
57c57cca25SSteve Sakoman 	return 0;
58c57cca25SSteve Sakoman }
59c57cca25SSteve Sakoman 
607d47d1caSDan Murphy /*
617d47d1caSDan Murphy * Routine: get_board_revision
627d47d1caSDan Murphy * Description: Detect if we are running on a panda revision A1-A6,
637d47d1caSDan Murphy *              or an ES panda board. This can be done by reading
647d47d1caSDan Murphy *              the level of GPIOs and checking the processor revisions.
657d47d1caSDan Murphy *              This should result in:
667d47d1caSDan Murphy *			Panda 4430:
677d47d1caSDan Murphy *              GPIO171, GPIO101, GPIO182: 0 1 1 => A1-A5
687d47d1caSDan Murphy *              GPIO171, GPIO101, GPIO182: 1 0 1 => A6
697d47d1caSDan Murphy *			Panda ES:
707d47d1caSDan Murphy *              GPIO2, GPIO3, GPIO171, GPIO48, GPIO182: 0 0 0 1 1 => B1/B2
717d47d1caSDan Murphy *              GPIO2, GPIO3, GPIO171, GPIO48, GPIO182: 0 0 1 1 1 => B3
727d47d1caSDan Murphy */
get_board_revision(void)737d47d1caSDan Murphy int get_board_revision(void)
747d47d1caSDan Murphy {
757d47d1caSDan Murphy 	int board_id0, board_id1, board_id2;
767d47d1caSDan Murphy 	int board_id3, board_id4;
777d47d1caSDan Murphy 	int board_id;
787d47d1caSDan Murphy 
797d47d1caSDan Murphy 	int processor_rev = omap_revision();
807d47d1caSDan Murphy 
817d47d1caSDan Murphy 	/* Setup the mux for the common board ID pins (gpio 171 and 182) */
827d47d1caSDan Murphy 	writew((IEN | M3), (*ctrl)->control_padconf_core_base + UNIPRO_TX0);
837d47d1caSDan Murphy 	writew((IEN | M3), (*ctrl)->control_padconf_core_base + FREF_CLK2_OUT);
847d47d1caSDan Murphy 
857d47d1caSDan Murphy 	board_id0 = gpio_get_value(PANDA_ULPI_PHY_TYPE_GPIO);
867d47d1caSDan Murphy 	board_id2 = gpio_get_value(PANDA_BOARD_ID_2_GPIO);
877d47d1caSDan Murphy 
887d47d1caSDan Murphy 	if ((processor_rev >= OMAP4460_ES1_0 &&
897d47d1caSDan Murphy 	     processor_rev <= OMAP4460_ES1_1)) {
907d47d1caSDan Murphy 		/*
917d47d1caSDan Murphy 		 * Setup the mux for the ES specific board ID pins (gpio 101,
927d47d1caSDan Murphy 		 * 2 and 3.
937d47d1caSDan Murphy 		 */
947d47d1caSDan Murphy 		writew((IEN | M3), (*ctrl)->control_padconf_core_base +
957d47d1caSDan Murphy 				GPMC_A24);
967d47d1caSDan Murphy 		writew((IEN | M3), (*ctrl)->control_padconf_core_base +
977d47d1caSDan Murphy 				UNIPRO_RY0);
987d47d1caSDan Murphy 		writew((IEN | M3), (*ctrl)->control_padconf_core_base +
997d47d1caSDan Murphy 				UNIPRO_RX1);
1007d47d1caSDan Murphy 
1017d47d1caSDan Murphy 		board_id1 = gpio_get_value(PANDA_ES_BOARD_ID_1_GPIO);
1027d47d1caSDan Murphy 		board_id3 = gpio_get_value(PANDA_ES_BOARD_ID_3_GPIO);
1037d47d1caSDan Murphy 		board_id4 = gpio_get_value(PANDA_ES_BOARD_ID_4_GPIO);
1047d47d1caSDan Murphy 
1057d47d1caSDan Murphy #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
106*382bee57SSimon Glass 		env_set("board_name", "panda-es");
1077d47d1caSDan Murphy #endif
1087d47d1caSDan Murphy 		board_id = ((board_id4 << 4) | (board_id3 << 3) |
1097d47d1caSDan Murphy 			(board_id2 << 2) | (board_id1 << 1) | (board_id0));
1107d47d1caSDan Murphy 	} else {
1117d47d1caSDan Murphy 		/* Setup the mux for the Ax specific board ID pins (gpio 101) */
1127d47d1caSDan Murphy 		writew((IEN | M3), (*ctrl)->control_padconf_core_base +
1137d47d1caSDan Murphy 				FREF_CLK2_OUT);
1147d47d1caSDan Murphy 
1157d47d1caSDan Murphy 		board_id1 = gpio_get_value(PANDA_BOARD_ID_1_GPIO);
1167d47d1caSDan Murphy 		board_id = ((board_id2 << 2) | (board_id1 << 1) | (board_id0));
1177d47d1caSDan Murphy 
1187d47d1caSDan Murphy #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
1197d47d1caSDan Murphy 		if ((board_id >= 0x3) && (processor_rev == OMAP4430_ES2_3))
120*382bee57SSimon Glass 			env_set("board_name", "panda-a4");
1217d47d1caSDan Murphy #endif
1227d47d1caSDan Murphy 	}
1237d47d1caSDan Murphy 
1247d47d1caSDan Murphy 	return board_id;
1257d47d1caSDan Murphy }
1267d47d1caSDan Murphy 
127c57cca25SSteve Sakoman /**
128675cc77aSHardik Patel  * is_panda_es_rev_b3() - Detect if we are running on rev B3 of panda board ES
129675cc77aSHardik Patel  *
130675cc77aSHardik Patel  *
131675cc77aSHardik Patel  * Detect if we are running on B3 version of ES panda board,
132675cc77aSHardik Patel  * This can be done by reading the level of GPIO 171 and checking the
133675cc77aSHardik Patel  * processor revisions.
134675cc77aSHardik Patel  * GPIO171: 1 => Panda ES Rev B3
135675cc77aSHardik Patel  *
136675cc77aSHardik Patel  * Return : return 1 if Panda ES Rev B3 , else return 0
137675cc77aSHardik Patel  */
is_panda_es_rev_b3(void)138675cc77aSHardik Patel u8 is_panda_es_rev_b3(void)
139675cc77aSHardik Patel {
140675cc77aSHardik Patel         int processor_rev = omap_revision();
141675cc77aSHardik Patel         int ret = 0;
142675cc77aSHardik Patel 
143675cc77aSHardik Patel         if ((processor_rev >= OMAP4460_ES1_0 &&
144675cc77aSHardik Patel              processor_rev <= OMAP4460_ES1_1)) {
145675cc77aSHardik Patel 
146675cc77aSHardik Patel                 /* Setup the mux for the common board ID pins (gpio 171) */
147675cc77aSHardik Patel                 writew((IEN | M3),
148675cc77aSHardik Patel 			(*ctrl)->control_padconf_core_base + UNIPRO_TX0);
149675cc77aSHardik Patel 
150675cc77aSHardik Patel                 /* if processor_rev is panda ES and GPIO171 is 1,it is rev b3 */
151675cc77aSHardik Patel                 ret = gpio_get_value(PANDA_BOARD_ID_2_GPIO);
152675cc77aSHardik Patel         }
153675cc77aSHardik Patel         return ret;
154675cc77aSHardik Patel }
155675cc77aSHardik Patel 
156675cc77aSHardik Patel #ifdef CONFIG_SYS_EMIF_PRECALCULATED_TIMING_REGS
157675cc77aSHardik Patel /*
158675cc77aSHardik Patel  * emif_get_reg_dump() - emif_get_reg_dump strong function
159675cc77aSHardik Patel  *
160675cc77aSHardik Patel  * @emif_nr - emif base
161675cc77aSHardik Patel  * @regs - reg dump of timing values
162675cc77aSHardik Patel  *
163675cc77aSHardik Patel  * Strong function to override emif_get_reg_dump weak function in sdram_elpida.c
164675cc77aSHardik Patel  */
emif_get_reg_dump(u32 emif_nr,const struct emif_regs ** regs)165675cc77aSHardik Patel void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs)
166675cc77aSHardik Patel {
167675cc77aSHardik Patel 	u32 omap4_rev = omap_revision();
168675cc77aSHardik Patel 
169675cc77aSHardik Patel 	/* Same devices and geometry on both EMIFs */
170675cc77aSHardik Patel 	if (omap4_rev == OMAP4430_ES1_0)
171675cc77aSHardik Patel 		*regs = &emif_regs_elpida_380_mhz_1cs;
172675cc77aSHardik Patel 	else if (omap4_rev == OMAP4430_ES2_0)
173675cc77aSHardik Patel 		*regs = &emif_regs_elpida_200_mhz_2cs;
174675cc77aSHardik Patel 	else if (omap4_rev == OMAP4430_ES2_3)
175675cc77aSHardik Patel 		*regs = &emif_regs_elpida_400_mhz_1cs;
176675cc77aSHardik Patel 	else if (omap4_rev < OMAP4470_ES1_0) {
177675cc77aSHardik Patel 		if(is_panda_es_rev_b3())
178675cc77aSHardik Patel 			*regs = &emif_regs_elpida_400_mhz_1cs;
179675cc77aSHardik Patel 		else
180675cc77aSHardik Patel 			*regs = &emif_regs_elpida_400_mhz_2cs;
181675cc77aSHardik Patel 	}
182675cc77aSHardik Patel 	else
183675cc77aSHardik Patel 		*regs = &emif_regs_elpida_400_mhz_1cs;
184675cc77aSHardik Patel }
18538e5a5abSNishanth Menon 
emif_get_dmm_regs(const struct dmm_lisa_map_regs ** dmm_lisa_regs)18638e5a5abSNishanth Menon void emif_get_dmm_regs(const struct dmm_lisa_map_regs
18738e5a5abSNishanth Menon 						**dmm_lisa_regs)
18838e5a5abSNishanth Menon {
18938e5a5abSNishanth Menon 	u32 omap_rev = omap_revision();
19038e5a5abSNishanth Menon 
19138e5a5abSNishanth Menon 	if (omap_rev == OMAP4430_ES1_0)
19238e5a5abSNishanth Menon 		*dmm_lisa_regs = &lisa_map_2G_x_1_x_2;
19338e5a5abSNishanth Menon 	else if (omap_rev == OMAP4430_ES2_3)
19438e5a5abSNishanth Menon 		*dmm_lisa_regs = &lisa_map_2G_x_2_x_2;
19538e5a5abSNishanth Menon 	else if (omap_rev < OMAP4460_ES1_0)
19638e5a5abSNishanth Menon 		*dmm_lisa_regs = &lisa_map_2G_x_2_x_2;
19738e5a5abSNishanth Menon 	else
19838e5a5abSNishanth Menon 		*dmm_lisa_regs = &ma_lisa_map_2G_x_2_x_2;
19938e5a5abSNishanth Menon }
20038e5a5abSNishanth Menon 
201675cc77aSHardik Patel #endif
202675cc77aSHardik Patel 
203675cc77aSHardik Patel /**
204c57cca25SSteve Sakoman  * @brief misc_init_r - Configure Panda board specific configurations
205c57cca25SSteve Sakoman  * such as power configurations, ethernet initialization as phase2 of
206c57cca25SSteve Sakoman  * boot sequence
207c57cca25SSteve Sakoman  *
208c57cca25SSteve Sakoman  * @return 0
209c57cca25SSteve Sakoman  */
misc_init_r(void)210c57cca25SSteve Sakoman int misc_init_r(void)
211c57cca25SSteve Sakoman {
212df65a3feSChris Lalancette 	int phy_type;
213df65a3feSChris Lalancette 	u32 auxclk, altclksrc;
214df65a3feSChris Lalancette 
215df65a3feSChris Lalancette 	/* EHCI is not supported on ES1.0 */
216df65a3feSChris Lalancette 	if (omap_revision() == OMAP4430_ES1_0)
217df65a3feSChris Lalancette 		return 0;
218df65a3feSChris Lalancette 
2197d47d1caSDan Murphy 	get_board_revision();
22034f667bbSDan Murphy 
221df65a3feSChris Lalancette 	gpio_direction_input(PANDA_ULPI_PHY_TYPE_GPIO);
222df65a3feSChris Lalancette 	phy_type = gpio_get_value(PANDA_ULPI_PHY_TYPE_GPIO);
223df65a3feSChris Lalancette 
224df65a3feSChris Lalancette 	if (phy_type == 1) {
225df65a3feSChris Lalancette 		/* ULPI PHY supplied by auxclk3 derived from sys_clk */
226df65a3feSChris Lalancette 		debug("ULPI PHY supplied by auxclk3\n");
227df65a3feSChris Lalancette 
228df65a3feSChris Lalancette 		auxclk = readl(&scrm->auxclk3);
229df65a3feSChris Lalancette 		/* Select sys_clk */
230df65a3feSChris Lalancette 		auxclk &= ~AUXCLK_SRCSELECT_MASK;
231df65a3feSChris Lalancette 		auxclk |=  AUXCLK_SRCSELECT_SYS_CLK << AUXCLK_SRCSELECT_SHIFT;
232df65a3feSChris Lalancette 		/* Set the divisor to 2 */
233df65a3feSChris Lalancette 		auxclk &= ~AUXCLK_CLKDIV_MASK;
234df65a3feSChris Lalancette 		auxclk |= AUXCLK_CLKDIV_2 << AUXCLK_CLKDIV_SHIFT;
235df65a3feSChris Lalancette 		/* Request auxilary clock #3 */
236df65a3feSChris Lalancette 		auxclk |= AUXCLK_ENABLE_MASK;
237df65a3feSChris Lalancette 
238df65a3feSChris Lalancette 		writel(auxclk, &scrm->auxclk3);
239df65a3feSChris Lalancette 	} else {
240df65a3feSChris Lalancette 		/* ULPI PHY supplied by auxclk1 derived from PER dpll */
241df65a3feSChris Lalancette 		debug("ULPI PHY supplied by auxclk1\n");
242df65a3feSChris Lalancette 
243df65a3feSChris Lalancette 		auxclk = readl(&scrm->auxclk1);
244df65a3feSChris Lalancette 		/* Select per DPLL */
245df65a3feSChris Lalancette 		auxclk &= ~AUXCLK_SRCSELECT_MASK;
246df65a3feSChris Lalancette 		auxclk |=  AUXCLK_SRCSELECT_PER_DPLL << AUXCLK_SRCSELECT_SHIFT;
247df65a3feSChris Lalancette 		/* Set the divisor to 16 */
248df65a3feSChris Lalancette 		auxclk &= ~AUXCLK_CLKDIV_MASK;
249df65a3feSChris Lalancette 		auxclk |= AUXCLK_CLKDIV_16 << AUXCLK_CLKDIV_SHIFT;
250df65a3feSChris Lalancette 		/* Request auxilary clock #3 */
251df65a3feSChris Lalancette 		auxclk |= AUXCLK_ENABLE_MASK;
252df65a3feSChris Lalancette 
253df65a3feSChris Lalancette 		writel(auxclk, &scrm->auxclk1);
254df65a3feSChris Lalancette 	}
255df65a3feSChris Lalancette 
256df65a3feSChris Lalancette 	altclksrc = readl(&scrm->altclksrc);
257df65a3feSChris Lalancette 
258df65a3feSChris Lalancette 	/* Activate alternate system clock supplier */
259df65a3feSChris Lalancette 	altclksrc &= ~ALTCLKSRC_MODE_MASK;
260df65a3feSChris Lalancette 	altclksrc |= ALTCLKSRC_MODE_ACTIVE;
261df65a3feSChris Lalancette 
262df65a3feSChris Lalancette 	/* enable clocks */
263df65a3feSChris Lalancette 	altclksrc |= ALTCLKSRC_ENABLE_INT_MASK | ALTCLKSRC_ENABLE_EXT_MASK;
264df65a3feSChris Lalancette 
265df65a3feSChris Lalancette 	writel(altclksrc, &scrm->altclksrc);
266df65a3feSChris Lalancette 
26707815eb9SPaul Kocialkowski 	omap_die_id_usbethaddr();
268e84b8f6cSDan Murphy 
269c57cca25SSteve Sakoman 	return 0;
270c57cca25SSteve Sakoman }
2712ad853c3SSteve Sakoman 
set_muxconf_regs(void)2723ef56e61SPaul Kocialkowski void set_muxconf_regs(void)
273508a58faSSricharan {
2749239f5b6SLokesh Vutla 	do_set_mux((*ctrl)->control_padconf_core_base,
2759239f5b6SLokesh Vutla 		   core_padconf_array_essential,
276508a58faSSricharan 		   sizeof(core_padconf_array_essential) /
277508a58faSSricharan 		   sizeof(struct pad_conf_entry));
278508a58faSSricharan 
2799239f5b6SLokesh Vutla 	do_set_mux((*ctrl)->control_padconf_wkup_base,
2809239f5b6SLokesh Vutla 		   wkup_padconf_array_essential,
281508a58faSSricharan 		   sizeof(wkup_padconf_array_essential) /
282508a58faSSricharan 		   sizeof(struct pad_conf_entry));
283508a58faSSricharan 
284508a58faSSricharan 	if (omap_revision() >= OMAP4460_ES1_0)
2859239f5b6SLokesh Vutla 		do_set_mux((*ctrl)->control_padconf_wkup_base,
286508a58faSSricharan 			   wkup_padconf_array_essential_4460,
287508a58faSSricharan 			   sizeof(wkup_padconf_array_essential_4460) /
288508a58faSSricharan 			   sizeof(struct pad_conf_entry));
289508a58faSSricharan }
290508a58faSSricharan 
2914aa2ba3aSMasahiro Yamada #if defined(CONFIG_MMC)
board_mmc_init(bd_t * bis)2927e982c95SSukumar Ghorai int board_mmc_init(bd_t *bis)
2937e982c95SSukumar Ghorai {
294e3913f56SNikita Kiryanov 	return omap_mmc_init(0, 0, 0, -1, -1);
2957e982c95SSukumar Ghorai }
296fbf1b08aSPaul Kocialkowski 
297d5abcf94SJean-Jacques Hiblot #if !defined(CONFIG_SPL_BUILD)
board_mmc_power_init(void)298fbf1b08aSPaul Kocialkowski void board_mmc_power_init(void)
299fbf1b08aSPaul Kocialkowski {
300fbf1b08aSPaul Kocialkowski 	twl6030_power_mmc_init(0);
301fbf1b08aSPaul Kocialkowski }
3027e982c95SSukumar Ghorai #endif
303d5abcf94SJean-Jacques Hiblot #endif
304508a58faSSricharan 
3058850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD
30643b62393SGovindraj.R 
30743b62393SGovindraj.R static struct omap_usbhs_board_data usbhs_bdata = {
30843b62393SGovindraj.R 	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,
30943b62393SGovindraj.R 	.port_mode[1] = OMAP_USBHS_PORT_MODE_UNUSED,
31043b62393SGovindraj.R 	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED,
31143b62393SGovindraj.R };
31243b62393SGovindraj.R 
ehci_hcd_init(int index,enum usb_init_type init,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)313127efc4fSTroy Kisky int ehci_hcd_init(int index, enum usb_init_type init,
314127efc4fSTroy Kisky 		struct ehci_hccr **hccr, struct ehci_hcor **hcor)
31543b62393SGovindraj.R {
31643b62393SGovindraj.R 	int ret;
31743b62393SGovindraj.R 	unsigned int utmi_clk;
31843b62393SGovindraj.R 
31943b62393SGovindraj.R 	/* Now we can enable our port clocks */
32043b62393SGovindraj.R 	utmi_clk = readl((void *)CM_L3INIT_HSUSBHOST_CLKCTRL);
32143b62393SGovindraj.R 	utmi_clk |= HSUSBHOST_CLKCTRL_CLKSEL_UTMI_P1_MASK;
322e7300f46SWolfgang Denk 	setbits_le32((void *)CM_L3INIT_HSUSBHOST_CLKCTRL, utmi_clk);
32343b62393SGovindraj.R 
32416297cfbSMateusz Zalega 	ret = omap_ehci_hcd_init(index, &usbhs_bdata, hccr, hcor);
32543b62393SGovindraj.R 	if (ret < 0)
32643b62393SGovindraj.R 		return ret;
32743b62393SGovindraj.R 
32843b62393SGovindraj.R 	return 0;
32943b62393SGovindraj.R }
33043b62393SGovindraj.R 
ehci_hcd_stop(int index)331676ae068SLucas Stach int ehci_hcd_stop(int index)
33243b62393SGovindraj.R {
33343b62393SGovindraj.R 	return omap_ehci_hcd_stop();
33443b62393SGovindraj.R }
33543b62393SGovindraj.R #endif
33643b62393SGovindraj.R 
337508a58faSSricharan /*
338508a58faSSricharan  * get_board_rev() - get board revision
339508a58faSSricharan  */
get_board_rev(void)340508a58faSSricharan u32 get_board_rev(void)
341508a58faSSricharan {
342508a58faSSricharan 	return 0x20;
343508a58faSSricharan }
344