1*2c2a9f3aSSRICHARAN R /* 2*2c2a9f3aSSRICHARAN R * (C) Copyright 2010 3*2c2a9f3aSSRICHARAN R * Texas Instruments Incorporated, <www.ti.com> 4*2c2a9f3aSSRICHARAN R * 5*2c2a9f3aSSRICHARAN R * Sricharan R <r.sricharan@ti.com> 6*2c2a9f3aSSRICHARAN R * 7*2c2a9f3aSSRICHARAN R * See file CREDITS for list of people who contributed to this 8*2c2a9f3aSSRICHARAN R * project. 9*2c2a9f3aSSRICHARAN R * 10*2c2a9f3aSSRICHARAN R * This program is free software; you can redistribute it and/or 11*2c2a9f3aSSRICHARAN R * modify it under the terms of the GNU General Public License as 12*2c2a9f3aSSRICHARAN R * published by the Free Software Foundation; either version 2 of 13*2c2a9f3aSSRICHARAN R * the License, or (at your option) any later version. 14*2c2a9f3aSSRICHARAN R * 15*2c2a9f3aSSRICHARAN R * This program is distributed in the hope that it will be useful, 16*2c2a9f3aSSRICHARAN R * but WITHOUT ANY WARRANTY; without even the implied warranty of 17*2c2a9f3aSSRICHARAN R * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18*2c2a9f3aSSRICHARAN R * GNU General Public License for more details. 19*2c2a9f3aSSRICHARAN R * 20*2c2a9f3aSSRICHARAN R * You should have received a copy of the GNU General Public License 21*2c2a9f3aSSRICHARAN R * along with this program; if not, write to the Free Software 22*2c2a9f3aSSRICHARAN R * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23*2c2a9f3aSSRICHARAN R * MA 02111-1307 USA 24*2c2a9f3aSSRICHARAN R */ 25*2c2a9f3aSSRICHARAN R #ifndef _EVM5430_MUX_DATA_H 26*2c2a9f3aSSRICHARAN R #define _EVM5430_MUX_DATA_H 27*2c2a9f3aSSRICHARAN R 28*2c2a9f3aSSRICHARAN R #include <asm/arch/mux_omap5.h> 29*2c2a9f3aSSRICHARAN R 30*2c2a9f3aSSRICHARAN R const struct pad_conf_entry core_padconf_array_essential[] = { 31*2c2a9f3aSSRICHARAN R 32*2c2a9f3aSSRICHARAN R {EMMC_CLK, (PTU | IEN | M0)}, /* EMMC_CLK */ 33*2c2a9f3aSSRICHARAN R {EMMC_CMD, (PTU | IEN | M0)}, /* EMMC_CMD */ 34*2c2a9f3aSSRICHARAN R {EMMC_DATA0, (PTU | IEN | M0)}, /* EMMC_DATA0 */ 35*2c2a9f3aSSRICHARAN R {EMMC_DATA1, (PTU | IEN | M0)}, /* EMMC_DATA1 */ 36*2c2a9f3aSSRICHARAN R {EMMC_DATA2, (PTU | IEN | M0)}, /* EMMC_DATA2 */ 37*2c2a9f3aSSRICHARAN R {EMMC_DATA3, (PTU | IEN | M0)}, /* EMMC_DATA3 */ 38*2c2a9f3aSSRICHARAN R {EMMC_DATA4, (PTU | IEN | M0)}, /* EMMC_DATA4 */ 39*2c2a9f3aSSRICHARAN R {EMMC_DATA5, (PTU | IEN | M0)}, /* EMMC_DATA5 */ 40*2c2a9f3aSSRICHARAN R {EMMC_DATA6, (PTU | IEN | M0)}, /* EMMC_DATA6 */ 41*2c2a9f3aSSRICHARAN R {EMMC_DATA7, (PTU | IEN | M0)}, /* EMMC_DATA7 */ 42*2c2a9f3aSSRICHARAN R {SDCARD_CLK, (PTU | IEN | M0)}, /* SDCARD_CLK */ 43*2c2a9f3aSSRICHARAN R {SDCARD_CMD, (PTU | IEN | M0)}, /* SDCARD_CMD */ 44*2c2a9f3aSSRICHARAN R {SDCARD_DATA0, (PTU | IEN | M0)}, /* SDCARD_DATA0*/ 45*2c2a9f3aSSRICHARAN R {SDCARD_DATA1, (PTU | IEN | M0)}, /* SDCARD_DATA1*/ 46*2c2a9f3aSSRICHARAN R {SDCARD_DATA2, (PTU | IEN | M0)}, /* SDCARD_DATA2*/ 47*2c2a9f3aSSRICHARAN R {SDCARD_DATA3, (PTU | IEN | M0)}, /* SDCARD_DATA3*/ 48*2c2a9f3aSSRICHARAN R {UART3_RX_IRRX, (PTU | IEN | M0)}, /* UART3_RX_IRRX */ 49*2c2a9f3aSSRICHARAN R {UART3_TX_IRTX, (M0)}, /* UART3_TX_IRTX */ 50*2c2a9f3aSSRICHARAN R {USBB1_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB1_HSIC_STROBE */ 51*2c2a9f3aSSRICHARAN R {USBB1_HSIC_DATA, (PTU | IEN | M0)}, /* USBB1_HSIC_DATA */ 52*2c2a9f3aSSRICHARAN R {USBB2_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB2_HSIC_STROBE */ 53*2c2a9f3aSSRICHARAN R {USBB2_HSIC_DATA, (PTU | IEN | M0)}, /* USBB2_HSIC_DATA */ 54*2c2a9f3aSSRICHARAN R {USBB3_HSIC_STROBE, (PTU | IEN | M0)}, /* USBB3_HSIC_STROBE*/ 55*2c2a9f3aSSRICHARAN R {USBB3_HSIC_DATA, (PTU | IEN | M0)}, /* USBB3_HSIC_DATA */ 56*2c2a9f3aSSRICHARAN R {USBD0_HS_DP, (IEN | M0)}, /* USBD0_HS_DP */ 57*2c2a9f3aSSRICHARAN R {USBD0_HS_DM, (IEN | M0)}, /* USBD0_HS_DM */ 58*2c2a9f3aSSRICHARAN R {USBD0_SS_RX, (IEN | M0)}, /* USBD0_SS_RX */ 59*2c2a9f3aSSRICHARAN R 60*2c2a9f3aSSRICHARAN R }; 61*2c2a9f3aSSRICHARAN R 62*2c2a9f3aSSRICHARAN R const struct pad_conf_entry wkup_padconf_array_essential[] = { 63*2c2a9f3aSSRICHARAN R 64*2c2a9f3aSSRICHARAN R {SR_PMIC_SCL, (PTU | IEN | M0)}, /* SR_PMIC_SCL */ 65*2c2a9f3aSSRICHARAN R {SR_PMIC_SDA, (PTU | IEN | M0)}, /* SR_PMIC_SDA */ 66*2c2a9f3aSSRICHARAN R {SYS_32K, (IEN | M0)}, /* SYS_32K */ 67*2c2a9f3aSSRICHARAN R 68*2c2a9f3aSSRICHARAN R }; 69*2c2a9f3aSSRICHARAN R 70*2c2a9f3aSSRICHARAN R const struct pad_conf_entry core_padconf_array_non_essential[] = { 71*2c2a9f3aSSRICHARAN R 72*2c2a9f3aSSRICHARAN R {C2C_DATAIN0, (IEN | M0)}, /* C2C_DATAIN0 */ 73*2c2a9f3aSSRICHARAN R {C2C_DATAIN1, (IEN | M0)}, /* C2C_DATAIN1 */ 74*2c2a9f3aSSRICHARAN R {C2C_DATAIN2, (IEN | M0)}, /* C2C_DATAIN2 */ 75*2c2a9f3aSSRICHARAN R {C2C_DATAIN3, (IEN | M0)}, /* C2C_DATAIN3 */ 76*2c2a9f3aSSRICHARAN R {C2C_DATAIN4, (IEN | M0)}, /* C2C_DATAIN4 */ 77*2c2a9f3aSSRICHARAN R {C2C_DATAIN5, (IEN | M0)}, /* C2C_DATAIN5 */ 78*2c2a9f3aSSRICHARAN R {C2C_DATAIN6, (IEN | M0)}, /* C2C_DATAIN6 */ 79*2c2a9f3aSSRICHARAN R {C2C_DATAIN7, (IEN | M0)}, /* C2C_DATAIN7 */ 80*2c2a9f3aSSRICHARAN R {C2C_CLKIN1, (IEN | M0)}, /* C2C_CLKIN1 */ 81*2c2a9f3aSSRICHARAN R {C2C_CLKIN0, (IEN | M0)}, /* C2C_CLKIN0 */ 82*2c2a9f3aSSRICHARAN R {C2C_CLKOUT0, (M0)}, /* C2C_CLKOUT0 */ 83*2c2a9f3aSSRICHARAN R {C2C_CLKOUT1, (M0)}, /* C2C_CLKOUT1 */ 84*2c2a9f3aSSRICHARAN R {C2C_DATAOUT0, (M0)}, /* C2C_DATAOUT0 */ 85*2c2a9f3aSSRICHARAN R {C2C_DATAOUT1, (M0)}, /* C2C_DATAOUT1 */ 86*2c2a9f3aSSRICHARAN R {C2C_DATAOUT2, (M0)}, /* C2C_DATAOUT2 */ 87*2c2a9f3aSSRICHARAN R {C2C_DATAOUT3, (M0)}, /* C2C_DATAOUT3 */ 88*2c2a9f3aSSRICHARAN R {C2C_DATAOUT4, (M0)}, /* C2C_DATAOUT4 */ 89*2c2a9f3aSSRICHARAN R {C2C_DATAOUT5, (M0)}, /* C2C_DATAOUT5 */ 90*2c2a9f3aSSRICHARAN R {C2C_DATAOUT6, (M0)}, /* C2C_DATAOUT6 */ 91*2c2a9f3aSSRICHARAN R {C2C_DATAOUT7, (M0)}, /* C2C_DATAOUT7 */ 92*2c2a9f3aSSRICHARAN R {C2C_DATA8, (IEN | M0)}, /* C2C_DATA8 */ 93*2c2a9f3aSSRICHARAN R {C2C_DATA9, (IEN | M0)}, /* C2C_DATA9 */ 94*2c2a9f3aSSRICHARAN R {C2C_DATA10, (IEN | M0)}, /* C2C_DATA10 */ 95*2c2a9f3aSSRICHARAN R {C2C_DATA11, (IEN | M0)}, /* C2C_DATA11 */ 96*2c2a9f3aSSRICHARAN R {C2C_DATA12, (IEN | M0)}, /* C2C_DATA12 */ 97*2c2a9f3aSSRICHARAN R {C2C_DATA13, (IEN | M0)}, /* C2C_DATA13 */ 98*2c2a9f3aSSRICHARAN R {C2C_DATA14, (IEN | M0)}, /* C2C_DATA14 */ 99*2c2a9f3aSSRICHARAN R {C2C_DATA15, (IEN | M0)}, /* C2C_DATA15 */ 100*2c2a9f3aSSRICHARAN R {LLIB_WAKEREQOUT, (PTU | IEN | M6)}, /* GPIO2_32 */ 101*2c2a9f3aSSRICHARAN R {LLIA_WAKEREQOUT, (M1)}, /* C2C_WAKEREQOUT */ 102*2c2a9f3aSSRICHARAN R {HSI1_ACREADY, (PTD | M6)}, /* GPIO3_64 */ 103*2c2a9f3aSSRICHARAN R {HSI1_CAREADY, (PTD | M6)}, /* GPIO3_65 */ 104*2c2a9f3aSSRICHARAN R {HSI1_ACWAKE, (PTD | IEN | M6)}, /* GPIO3_66 */ 105*2c2a9f3aSSRICHARAN R {HSI1_CAWAKE, (PTU | IEN | M6)}, /* GPIO3_67 */ 106*2c2a9f3aSSRICHARAN R {HSI1_ACFLAG, (PTD | IEN | M6)}, /* GPIO3_68 */ 107*2c2a9f3aSSRICHARAN R {HSI1_ACDATA, (PTD | M6)}, /* GPIO3_69 */ 108*2c2a9f3aSSRICHARAN R {HSI1_CAFLAG, (M6)}, /* GPIO3_70 */ 109*2c2a9f3aSSRICHARAN R {HSI1_CADATA, (M6)}, /* GPIO3_71 */ 110*2c2a9f3aSSRICHARAN R {UART1_TX, (M0)}, /* UART1_TX */ 111*2c2a9f3aSSRICHARAN R {UART1_CTS, (PTU | IEN | M0)}, /* UART1_CTS */ 112*2c2a9f3aSSRICHARAN R {UART1_RX, (PTU | IEN | M0)}, /* UART1_RX */ 113*2c2a9f3aSSRICHARAN R {UART1_RTS, (M0)}, /* UART1_RTS */ 114*2c2a9f3aSSRICHARAN R {HSI2_CAREADY, (IEN | M0)}, /* HSI2_CAREADY */ 115*2c2a9f3aSSRICHARAN R {HSI2_ACREADY, (OFF_EN | M0)}, /* HSI2_ACREADY */ 116*2c2a9f3aSSRICHARAN R {HSI2_CAWAKE, (IEN | PTD | M0)}, /* HSI2_CAWAKE */ 117*2c2a9f3aSSRICHARAN R {HSI2_ACWAKE, (M0)}, /* HSI2_ACWAKE */ 118*2c2a9f3aSSRICHARAN R {HSI2_CAFLAG, (IEN | PTD | M0)}, /* HSI2_CAFLAG */ 119*2c2a9f3aSSRICHARAN R {HSI2_CADATA, (IEN | PTD | M0)}, /* HSI2_CADATA */ 120*2c2a9f3aSSRICHARAN R {HSI2_ACFLAG, (M0)}, /* HSI2_ACFLAG */ 121*2c2a9f3aSSRICHARAN R {HSI2_ACDATA, (M0)}, /* HSI2_ACDATA */ 122*2c2a9f3aSSRICHARAN R {UART2_RTS, (IEN | M1)}, /* MCSPI3_SOMI */ 123*2c2a9f3aSSRICHARAN R {UART2_CTS, (IEN | M1)}, /* MCSPI3_CS0 */ 124*2c2a9f3aSSRICHARAN R {UART2_RX, (IEN | M1)}, /* MCSPI3_SIMO */ 125*2c2a9f3aSSRICHARAN R {UART2_TX, (IEN | M1)}, /* MCSPI3_CLK */ 126*2c2a9f3aSSRICHARAN R {TIMER10_PWM_EVT, (IEN | M0)}, /* TIMER10_PWM_EVT */ 127*2c2a9f3aSSRICHARAN R {DSIPORTA_TE0, (IEN | M0)}, /* DSIPORTA_TE0 */ 128*2c2a9f3aSSRICHARAN R {DSIPORTA_LANE0X, (IEN | M0)}, /* DSIPORTA_LANE0X */ 129*2c2a9f3aSSRICHARAN R {DSIPORTA_LANE0Y, (IEN | M0)}, /* DSIPORTA_LANE0Y */ 130*2c2a9f3aSSRICHARAN R {DSIPORTA_LANE1X, (IEN | M0)}, /* DSIPORTA_LANE1X */ 131*2c2a9f3aSSRICHARAN R {DSIPORTA_LANE1Y, (IEN | M0)}, /* DSIPORTA_LANE1Y */ 132*2c2a9f3aSSRICHARAN R {DSIPORTA_LANE2X, (IEN | M0)}, /* DSIPORTA_LANE2X */ 133*2c2a9f3aSSRICHARAN R {DSIPORTA_LANE2Y, (IEN | M0)}, /* DSIPORTA_LANE2Y */ 134*2c2a9f3aSSRICHARAN R {DSIPORTA_LANE3X, (IEN | M0)}, /* DSIPORTA_LANE3X */ 135*2c2a9f3aSSRICHARAN R {DSIPORTA_LANE3Y, (IEN | M0)}, /* DSIPORTA_LANE3Y */ 136*2c2a9f3aSSRICHARAN R {DSIPORTA_LANE4X, (IEN | M0)}, /* DSIPORTA_LANE4X */ 137*2c2a9f3aSSRICHARAN R {DSIPORTA_LANE4Y, (IEN | M0)}, /* DSIPORTA_LANE4Y */ 138*2c2a9f3aSSRICHARAN R {TIMER9_PWM_EVT, (IEN | M0)}, /* TIMER9_PWM_EVT */ 139*2c2a9f3aSSRICHARAN R {DSIPORTC_TE0, (IEN | M0)}, /* DSIPORTC_TE0 */ 140*2c2a9f3aSSRICHARAN R {DSIPORTC_LANE0X, (IEN | M0)}, /* DSIPORTC_LANE0X */ 141*2c2a9f3aSSRICHARAN R {DSIPORTC_LANE0Y, (IEN | M0)}, /* DSIPORTC_LANE0Y */ 142*2c2a9f3aSSRICHARAN R {DSIPORTC_LANE1X, (IEN | M0)}, /* DSIPORTC_LANE1X */ 143*2c2a9f3aSSRICHARAN R {DSIPORTC_LANE1Y, (IEN | M0)}, /* DSIPORTC_LANE1Y */ 144*2c2a9f3aSSRICHARAN R {DSIPORTC_LANE2X, (IEN | M0)}, /* DSIPORTC_LANE2X */ 145*2c2a9f3aSSRICHARAN R {DSIPORTC_LANE2Y, (IEN | M0)}, /* DSIPORTC_LANE2Y */ 146*2c2a9f3aSSRICHARAN R {DSIPORTC_LANE3X, (IEN | M0)}, /* DSIPORTC_LANE3X */ 147*2c2a9f3aSSRICHARAN R {DSIPORTC_LANE3Y, (IEN | M0)}, /* DSIPORTC_LANE3Y */ 148*2c2a9f3aSSRICHARAN R {DSIPORTC_LANE4X, (IEN | M0)}, /* DSIPORTC_LANE4X */ 149*2c2a9f3aSSRICHARAN R {DSIPORTC_LANE4Y, (IEN | M0)}, /* DSIPORTC_LANE4Y */ 150*2c2a9f3aSSRICHARAN R {RFBI_HSYNC0, (M4)}, /* KBD_COL5 */ 151*2c2a9f3aSSRICHARAN R {RFBI_TE_VSYNC0, (PTD | M6)}, /* GPIO6_161 */ 152*2c2a9f3aSSRICHARAN R {RFBI_RE, (M4)}, /* KBD_COL4 */ 153*2c2a9f3aSSRICHARAN R {RFBI_A0, (PTD | IEN | M6)}, /* GPIO6_165 */ 154*2c2a9f3aSSRICHARAN R {RFBI_DATA8, (M4)}, /* KBD_COL3 */ 155*2c2a9f3aSSRICHARAN R {RFBI_DATA9, (PTD | M6)}, /* GPIO6_175 */ 156*2c2a9f3aSSRICHARAN R {RFBI_DATA10, (PTD | M6)}, /* GPIO6_176 */ 157*2c2a9f3aSSRICHARAN R {RFBI_DATA11, (PTD | M6)}, /* GPIO6_177 */ 158*2c2a9f3aSSRICHARAN R {RFBI_DATA12, (PTD | M6)}, /* GPIO6_178 */ 159*2c2a9f3aSSRICHARAN R {RFBI_DATA13, (PTU | IEN | M6)}, /* GPIO6_179 */ 160*2c2a9f3aSSRICHARAN R {RFBI_DATA14, (M4)}, /* KBD_COL7 */ 161*2c2a9f3aSSRICHARAN R {RFBI_DATA15, (M4)}, /* KBD_COL6 */ 162*2c2a9f3aSSRICHARAN R {GPIO6_182, (M6)}, /* GPIO6_182 */ 163*2c2a9f3aSSRICHARAN R {GPIO6_183, (PTD | M6)}, /* GPIO6_183 */ 164*2c2a9f3aSSRICHARAN R {GPIO6_184, (M4)}, /* KBD_COL2 */ 165*2c2a9f3aSSRICHARAN R {GPIO6_185, (PTD | IEN | M6)}, /* GPIO6_185 */ 166*2c2a9f3aSSRICHARAN R {GPIO6_186, (PTD | M6)}, /* GPIO6_186 */ 167*2c2a9f3aSSRICHARAN R {GPIO6_187, (PTU | IEN | M4)}, /* KBD_ROW2 */ 168*2c2a9f3aSSRICHARAN R {RFBI_DATA0, (PTD | M6)}, /* GPIO6_166 */ 169*2c2a9f3aSSRICHARAN R {RFBI_DATA1, (PTD | M6)}, /* GPIO6_167 */ 170*2c2a9f3aSSRICHARAN R {RFBI_DATA2, (PTD | M6)}, /* GPIO6_168 */ 171*2c2a9f3aSSRICHARAN R {RFBI_DATA3, (PTD | IEN | M6)}, /* GPIO6_169 */ 172*2c2a9f3aSSRICHARAN R {RFBI_DATA4, (IEN | M6)}, /* GPIO6_170 */ 173*2c2a9f3aSSRICHARAN R {RFBI_DATA5, (IEN | M6)}, /* GPIO6_171 */ 174*2c2a9f3aSSRICHARAN R {RFBI_DATA6, (PTD | M6)}, /* GPIO6_172 */ 175*2c2a9f3aSSRICHARAN R {RFBI_DATA7, (PTD | M6)}, /* GPIO6_173 */ 176*2c2a9f3aSSRICHARAN R {RFBI_CS0, (PTD | IEN | M6)}, /* GPIO6_163 */ 177*2c2a9f3aSSRICHARAN R {RFBI_WE, (PTD | M6)}, /* GPIO6_162 */ 178*2c2a9f3aSSRICHARAN R {MCSPI2_CS0, (M0)}, /* MCSPI2_CS0 */ 179*2c2a9f3aSSRICHARAN R {MCSPI2_CLK, (IEN | M0)}, /* MCSPI2_CLK */ 180*2c2a9f3aSSRICHARAN R {MCSPI2_SIMO, (IEN | M0)}, /* MCSPI2_SIMO*/ 181*2c2a9f3aSSRICHARAN R {MCSPI2_SOMI, (PTU | IEN | M0)}, /* MCSPI2_SOMI*/ 182*2c2a9f3aSSRICHARAN R {I2C4_SCL, (IEN | M0)}, /* I2C4_SCL */ 183*2c2a9f3aSSRICHARAN R {I2C4_SDA, (IEN | M0)}, /* I2C4_SDA */ 184*2c2a9f3aSSRICHARAN R {HDMI_CEC, (IEN | M0)}, /* HDMI_CEC */ 185*2c2a9f3aSSRICHARAN R {HDMI_HPD, (PTD | IEN | M0)}, /* HDMI_HPD */ 186*2c2a9f3aSSRICHARAN R {HDMI_DDC_SCL, (IEN | M0)}, /* HDMI_DDC_SCL */ 187*2c2a9f3aSSRICHARAN R {HDMI_DDC_SDA, (IEN | M0)}, /* HDMI_DDC_SDA */ 188*2c2a9f3aSSRICHARAN R {CSIPORTA_LANE0X, (IEN | M0)}, /* CSIPORTA_LANE0X */ 189*2c2a9f3aSSRICHARAN R {CSIPORTA_LANE0Y, (IEN | M0)}, /* CSIPORTA_LANE0Y */ 190*2c2a9f3aSSRICHARAN R {CSIPORTA_LANE1Y, (IEN | M0)}, /* CSIPORTA_LANE1Y */ 191*2c2a9f3aSSRICHARAN R {CSIPORTA_LANE1X, (IEN | M0)}, /* CSIPORTA_LANE1X */ 192*2c2a9f3aSSRICHARAN R {CSIPORTA_LANE2Y, (IEN | M0)}, /* CSIPORTA_LANE2Y */ 193*2c2a9f3aSSRICHARAN R {CSIPORTA_LANE2X, (IEN | M0)}, /* CSIPORTA_LANE2X */ 194*2c2a9f3aSSRICHARAN R {CSIPORTA_LANE3X, (IEN | M0)}, /* CSIPORTA_LANE3X */ 195*2c2a9f3aSSRICHARAN R {CSIPORTA_LANE3Y, (IEN | M0)}, /* CSIPORTA_LANE3Y */ 196*2c2a9f3aSSRICHARAN R {CSIPORTA_LANE4X, (IEN | M0)}, /* CSIPORTA_LANE4X */ 197*2c2a9f3aSSRICHARAN R {CSIPORTA_LANE4Y, (IEN | M0)}, /* CSIPORTA_LANE4Y */ 198*2c2a9f3aSSRICHARAN R {CSIPORTB_LANE0X, (IEN | M0)}, /* CSIPORTB_LANE0X */ 199*2c2a9f3aSSRICHARAN R {CSIPORTB_LANE0Y, (IEN | M0)}, /* CSIPORTB_LANE0Y */ 200*2c2a9f3aSSRICHARAN R {CSIPORTB_LANE1Y, (IEN | M0)}, /* CSIPORTB_LANE1Y */ 201*2c2a9f3aSSRICHARAN R {CSIPORTB_LANE1X, (IEN | M0)}, /* CSIPORTB_LANE1X */ 202*2c2a9f3aSSRICHARAN R {CSIPORTB_LANE2Y, (IEN | M0)}, /* CSIPORTB_LANE2Y */ 203*2c2a9f3aSSRICHARAN R {CSIPORTB_LANE2X, (IEN | M0)}, /* CSIPORTB_LANE2X */ 204*2c2a9f3aSSRICHARAN R {CSIPORTC_LANE0Y, (IEN | M0)}, /* CSIPORTC_LANE0Y */ 205*2c2a9f3aSSRICHARAN R {CSIPORTC_LANE0X, (IEN | M0)}, /* CSIPORTC_LANE0X */ 206*2c2a9f3aSSRICHARAN R {CSIPORTC_LANE1Y, (IEN | M0)}, /* CSIPORTC_LANE1Y */ 207*2c2a9f3aSSRICHARAN R {CSIPORTC_LANE1X, (IEN | M0)}, /* CSIPORTC_LANE1X */ 208*2c2a9f3aSSRICHARAN R {CAM_SHUTTER, (M0)}, /* CAM_SHUTTER */ 209*2c2a9f3aSSRICHARAN R {CAM_STROBE, (M0)}, /* CAM_STROBE */ 210*2c2a9f3aSSRICHARAN R {CAM_GLOBALRESET, (IEN | M0)}, /* CAM_GLOBALRESET */ 211*2c2a9f3aSSRICHARAN R {TIMER11_PWM_EVT, (PTD | M6)}, /* GPIO8_227 */ 212*2c2a9f3aSSRICHARAN R {TIMER5_PWM_EVT, (PTD | M6)}, /* GPIO8_228 */ 213*2c2a9f3aSSRICHARAN R {TIMER6_PWM_EVT, (PTD | M6)}, /* GPIO8_229 */ 214*2c2a9f3aSSRICHARAN R {TIMER8_PWM_EVT, (PTU | M6)}, /* GPIO8_230 */ 215*2c2a9f3aSSRICHARAN R {I2C3_SCL, (IEN | M0)}, /* I2C3_SCL */ 216*2c2a9f3aSSRICHARAN R {I2C3_SDA, (IEN | M0)}, /* I2C3_SDA */ 217*2c2a9f3aSSRICHARAN R {GPIO8_233, (IEN | M2)}, /* TIMER8_PWM_EVT */ 218*2c2a9f3aSSRICHARAN R {ABE_CLKS, (IEN | M0)}, /* ABE_CLKS */ 219*2c2a9f3aSSRICHARAN R {ABEDMIC_DIN1, (IEN | M0)}, /* ABEDMIC_DIN1 */ 220*2c2a9f3aSSRICHARAN R {ABEDMIC_DIN2, (IEN | M0)}, /* ABEDMIC_DIN2 */ 221*2c2a9f3aSSRICHARAN R {ABEDMIC_DIN3, (IEN | M0)}, /* ABEDMIC_DIN3 */ 222*2c2a9f3aSSRICHARAN R {ABEDMIC_CLK1, (M0)}, /* ABEDMIC_CLK1 */ 223*2c2a9f3aSSRICHARAN R {ABEDMIC_CLK2, (IEN | M1)}, /* ABEMCBSP1_FSX */ 224*2c2a9f3aSSRICHARAN R {ABEDMIC_CLK3, (M1)}, /* ABEMCBSP1_DX */ 225*2c2a9f3aSSRICHARAN R {ABESLIMBUS1_CLOCK, (IEN | M1)}, /* ABEMCBSP1_CLKX */ 226*2c2a9f3aSSRICHARAN R {ABESLIMBUS1_DATA, (IEN | M1)}, /* ABEMCBSP1_DR */ 227*2c2a9f3aSSRICHARAN R {ABEMCBSP2_DR, (IEN | M0)}, /* ABEMCBSP2_DR */ 228*2c2a9f3aSSRICHARAN R {ABEMCBSP2_DX, (M0)}, /* ABEMCBSP2_DX */ 229*2c2a9f3aSSRICHARAN R {ABEMCBSP2_FSX, (IEN | M0)}, /* ABEMCBSP2_FSX */ 230*2c2a9f3aSSRICHARAN R {ABEMCBSP2_CLKX, (IEN | M0)}, /* ABEMCBSP2_CLKX */ 231*2c2a9f3aSSRICHARAN R {ABEMCPDM_UL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_UL_DATA */ 232*2c2a9f3aSSRICHARAN R {ABEMCPDM_DL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_DL_DATA */ 233*2c2a9f3aSSRICHARAN R {ABEMCPDM_FRAME, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_FRAME */ 234*2c2a9f3aSSRICHARAN R {ABEMCPDM_LB_CLK, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* ABEMCPDM_LB_CLK */ 235*2c2a9f3aSSRICHARAN R {WLSDIO_CLK, (PTU | IEN | M0)}, /* WLSDIO_CLK */ 236*2c2a9f3aSSRICHARAN R {WLSDIO_CMD, (PTU | IEN | M0)}, /* WLSDIO_CMD */ 237*2c2a9f3aSSRICHARAN R {WLSDIO_DATA0, (PTU | IEN | M0)}, /* WLSDIO_DATA0*/ 238*2c2a9f3aSSRICHARAN R {WLSDIO_DATA1, (PTU | IEN | M0)}, /* WLSDIO_DATA1*/ 239*2c2a9f3aSSRICHARAN R {WLSDIO_DATA2, (PTU | IEN | M0)}, /* WLSDIO_DATA2*/ 240*2c2a9f3aSSRICHARAN R {WLSDIO_DATA3, (PTU | IEN | M0)}, /* WLSDIO_DATA3*/ 241*2c2a9f3aSSRICHARAN R {UART5_RX, (PTU | IEN | M0)}, /* UART5_RX */ 242*2c2a9f3aSSRICHARAN R {UART5_TX, (M0)}, /* UART5_TX */ 243*2c2a9f3aSSRICHARAN R {UART5_CTS, (PTU | IEN | M0)}, /* UART5_CTS */ 244*2c2a9f3aSSRICHARAN R {UART5_RTS, (M0)}, /* UART5_RTS */ 245*2c2a9f3aSSRICHARAN R {I2C2_SCL, (IEN | M0)}, /* I2C2_SCL */ 246*2c2a9f3aSSRICHARAN R {I2C2_SDA, (IEN | M0)}, /* I2C2_SDA */ 247*2c2a9f3aSSRICHARAN R {MCSPI1_CLK, (M6)}, /* GPIO5_140 */ 248*2c2a9f3aSSRICHARAN R {MCSPI1_SOMI, (IEN | M6)}, /* GPIO5_141 */ 249*2c2a9f3aSSRICHARAN R {MCSPI1_SIMO, (PTD | M6)}, /* GPIO5_142 */ 250*2c2a9f3aSSRICHARAN R {MCSPI1_CS0, (PTD | M6)}, /* GPIO5_143 */ 251*2c2a9f3aSSRICHARAN R {MCSPI1_CS1, (PTD | IEN | M6)}, /* GPIO5_144 */ 252*2c2a9f3aSSRICHARAN R {I2C5_SCL, (IEN | M0)}, /* I2C5_SCL */ 253*2c2a9f3aSSRICHARAN R {I2C5_SDA, (IEN | M0)}, /* I2C5_SDA */ 254*2c2a9f3aSSRICHARAN R {PERSLIMBUS2_CLOCK, (PTD | M6)}, /* GPIO5_145 */ 255*2c2a9f3aSSRICHARAN R {PERSLIMBUS2_DATA, (PTD | IEN | M6)}, /* GPIO5_146 */ 256*2c2a9f3aSSRICHARAN R {UART6_TX, (PTU | IEN | M6)}, /* GPIO5_149 */ 257*2c2a9f3aSSRICHARAN R {UART6_RX, (PTU | IEN | M6)}, /* GPIO5_150 */ 258*2c2a9f3aSSRICHARAN R {UART6_CTS, (PTU | IEN | M6)}, /* GPIO5_151 */ 259*2c2a9f3aSSRICHARAN R {UART6_RTS, (PTU | M0)}, /* UART6_RTS */ 260*2c2a9f3aSSRICHARAN R {UART3_CTS_RCTX, (PTU | IEN | M6)}, /* GPIO5_153 */ 261*2c2a9f3aSSRICHARAN R {UART3_RTS_IRSD, (PTU | IEN | M1)}, /* HDQ_SIO */ 262*2c2a9f3aSSRICHARAN R {I2C1_PMIC_SCL, (PTU | IEN | M0)}, /* I2C1_PMIC_SCL */ 263*2c2a9f3aSSRICHARAN R {I2C1_PMIC_SDA, (PTU | IEN | M0)}, /* I2C1_PMIC_SDA */ 264*2c2a9f3aSSRICHARAN R 265*2c2a9f3aSSRICHARAN R }; 266*2c2a9f3aSSRICHARAN R 267*2c2a9f3aSSRICHARAN R const struct pad_conf_entry wkup_padconf_array_non_essential[] = { 268*2c2a9f3aSSRICHARAN R 269*2c2a9f3aSSRICHARAN R /* 270*2c2a9f3aSSRICHARAN R * This pad keeps C2C Module always enabled. 271*2c2a9f3aSSRICHARAN R * Putting this in safe mode do not cause the issue. 272*2c2a9f3aSSRICHARAN R * C2C driver could enable this mux setting if needed. 273*2c2a9f3aSSRICHARAN R */ 274*2c2a9f3aSSRICHARAN R {LLIA_WAKEREQIN, (M7)}, /* SAFE MODE */ 275*2c2a9f3aSSRICHARAN R {LLIB_WAKEREQIN, (M7)}, /* SAFE MODE */ 276*2c2a9f3aSSRICHARAN R {DRM_EMU0, (PTU | IEN | M0)}, /* DRM_EMU0 */ 277*2c2a9f3aSSRICHARAN R {DRM_EMU1, (PTU | IEN | M0)}, /* DRM_EMU1 */ 278*2c2a9f3aSSRICHARAN R {JTAG_NTRST, (IEN | M0)}, /* JTAG_NTRST */ 279*2c2a9f3aSSRICHARAN R {JTAG_TCK, (IEN | M0)}, /* JTAG_TCK */ 280*2c2a9f3aSSRICHARAN R {JTAG_RTCK, (M0)}, /* JTAG_RTCK */ 281*2c2a9f3aSSRICHARAN R {JTAG_TMSC, (IEN | M0)}, /* JTAG_TMSC */ 282*2c2a9f3aSSRICHARAN R {JTAG_TDI, (IEN | M0)}, /* JTAG_TDI */ 283*2c2a9f3aSSRICHARAN R {JTAG_TDO, (M0)}, /* JTAG_TDO */ 284*2c2a9f3aSSRICHARAN R {FREF_CLK_IOREQ, (IEN | M0)}, /* FREF_CLK_IOREQ */ 285*2c2a9f3aSSRICHARAN R {FREF_CLK0_OUT, (M0)}, /* FREF_CLK0_OUT */ 286*2c2a9f3aSSRICHARAN R {FREF_CLK1_OUT, (M0)}, /* FREF_CLK1_OUT */ 287*2c2a9f3aSSRICHARAN R {FREF_CLK2_OUT, (M0)}, /* FREF_CLK2_OUT */ 288*2c2a9f3aSSRICHARAN R {FREF_CLK2_REQ, (PTU | IEN | M6)}, /* GPIO1_WK9 */ 289*2c2a9f3aSSRICHARAN R {FREF_CLK1_REQ, (PTD | IEN | M6)}, /* GPIO1_WK8 */ 290*2c2a9f3aSSRICHARAN R {SYS_NRESPWRON, (IEN | M0)}, /* SYS_NRESPWRON */ 291*2c2a9f3aSSRICHARAN R {SYS_NRESWARM, (PTU | IEN | M0)}, /* SYS_NRESWARM */ 292*2c2a9f3aSSRICHARAN R {SYS_PWR_REQ, (M0)}, /* SYS_PWR_REQ */ 293*2c2a9f3aSSRICHARAN R {SYS_NIRQ1, (PTU | IEN | M0)}, /* SYS_NIRQ1 */ 294*2c2a9f3aSSRICHARAN R {SYS_NIRQ2, (PTU | IEN | M0)}, /* SYS_NIRQ2 */ 295*2c2a9f3aSSRICHARAN R {SYS_BOOT0, (IEN | M0)}, /* SYS_BOOT0 */ 296*2c2a9f3aSSRICHARAN R {SYS_BOOT1, (IEN | M0)}, /* SYS_BOOT1 */ 297*2c2a9f3aSSRICHARAN R {SYS_BOOT2, (IEN | M0)}, /* SYS_BOOT2 */ 298*2c2a9f3aSSRICHARAN R {SYS_BOOT3, (IEN | M0)}, /* SYS_BOOT3 */ 299*2c2a9f3aSSRICHARAN R {SYS_BOOT4, (IEN | M0)}, /* SYS_BOOT4 */ 300*2c2a9f3aSSRICHARAN R {SYS_BOOT5, (IEN | M0)}, /* SYS_BOOT5 */ 301*2c2a9f3aSSRICHARAN R 302*2c2a9f3aSSRICHARAN R }; 303*2c2a9f3aSSRICHARAN R 304*2c2a9f3aSSRICHARAN R #endif /* _EVM4430_MUX_DATA_H */ 305