xref: /rk3399_rockchip-uboot/board/ti/evm/evm.c (revision 0a0e4bad9693ef1d2ca8c33ba551d395a4e3d641)
1*0a0e4badSJean-Christophe PLAGNIOL-VILLARD /*
2*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * (C) Copyright 2004-2008
3*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * Texas Instruments, <www.ti.com>
4*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  *
5*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * Author :
6*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  *	Manikandan Pillai <mani.pillai@ti.com>
7*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  *
8*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * Derived from Beagle Board and 3430 SDP code by
9*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  *	Richard Woodruff <r-woodruff2@ti.com>
10*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  *	Syed Mohammed Khasim <khasim@ti.com>
11*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  *
12*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * See file CREDITS for list of people who contributed to this
13*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * project.
14*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  *
15*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * This program is free software; you can redistribute it and/or
16*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * modify it under the terms of the GNU General Public License as
17*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * published by the Free Software Foundation; either version 2 of
18*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * the License, or (at your option) any later version.
19*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  *
20*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * This program is distributed in the hope that it will be useful,
21*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * but WITHOUT ANY WARRANTY; without even the implied warranty of
22*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
23*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * GNU General Public License for more details.
24*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  *
25*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * You should have received a copy of the GNU General Public License
26*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * along with this program; if not, write to the Free Software
27*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * MA 02111-1307 USA
29*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  */
30*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
31*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <netdev.h>
32*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h>
33*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <asm/arch/mem.h>
34*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <asm/arch/mux.h>
35*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <asm/arch/sys_proto.h>
36*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <i2c.h>
37*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <asm/mach-types.h>
38*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #include "evm.h"
39*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
40*0a0e4badSJean-Christophe PLAGNIOL-VILLARD /*
41*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * Routine: board_init
42*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * Description: Early hardware init.
43*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  */
44*0a0e4badSJean-Christophe PLAGNIOL-VILLARD int board_init(void)
45*0a0e4badSJean-Christophe PLAGNIOL-VILLARD {
46*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	DECLARE_GLOBAL_DATA_PTR;
47*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
48*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
49*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	/* board id for Linux */
50*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	gd->bd->bi_arch_number = MACH_TYPE_OMAP3EVM;
51*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	/* boot param addr */
52*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
53*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
54*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	return 0;
55*0a0e4badSJean-Christophe PLAGNIOL-VILLARD }
56*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
57*0a0e4badSJean-Christophe PLAGNIOL-VILLARD /*
58*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * Routine: misc_init_r
59*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * Description: Init ethernet (done here so udelay works)
60*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  */
61*0a0e4badSJean-Christophe PLAGNIOL-VILLARD int misc_init_r(void)
62*0a0e4badSJean-Christophe PLAGNIOL-VILLARD {
63*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
64*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DRIVER_OMAP34XX_I2C
65*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
66*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #endif
67*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
68*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_CMD_NET)
69*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	setup_net_chip();
70*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #endif
71*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
72*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	dieid_num_r();
73*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
74*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	return 0;
75*0a0e4badSJean-Christophe PLAGNIOL-VILLARD }
76*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
77*0a0e4badSJean-Christophe PLAGNIOL-VILLARD /*
78*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * Routine: set_muxconf_regs
79*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * Description: Setting up the configuration Mux registers specific to the
80*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  *		hardware. Many pins need to be moved from protect to primary
81*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  *		mode.
82*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  */
83*0a0e4badSJean-Christophe PLAGNIOL-VILLARD void set_muxconf_regs(void)
84*0a0e4badSJean-Christophe PLAGNIOL-VILLARD {
85*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	MUX_EVM();
86*0a0e4badSJean-Christophe PLAGNIOL-VILLARD }
87*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
88*0a0e4badSJean-Christophe PLAGNIOL-VILLARD /*
89*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * Routine: setup_net_chip
90*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  * Description: Setting up the configuration GPMC registers specific to the
91*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  *		Ethernet hardware.
92*0a0e4badSJean-Christophe PLAGNIOL-VILLARD  */
93*0a0e4badSJean-Christophe PLAGNIOL-VILLARD static void setup_net_chip(void)
94*0a0e4badSJean-Christophe PLAGNIOL-VILLARD {
95*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	struct gpio *gpio3_base = (struct gpio *)OMAP34XX_GPIO3_BASE;
96*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
97*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
98*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	/* Configure GPMC registers */
99*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writel(NET_GPMC_CONFIG1, &gpmc_cfg->cs[5].config1);
100*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writel(NET_GPMC_CONFIG2, &gpmc_cfg->cs[5].config2);
101*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writel(NET_GPMC_CONFIG3, &gpmc_cfg->cs[5].config3);
102*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writel(NET_GPMC_CONFIG4, &gpmc_cfg->cs[5].config4);
103*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writel(NET_GPMC_CONFIG5, &gpmc_cfg->cs[5].config5);
104*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writel(NET_GPMC_CONFIG6, &gpmc_cfg->cs[5].config6);
105*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writel(NET_GPMC_CONFIG7, &gpmc_cfg->cs[5].config7);
106*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
107*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	/* Enable off mode for NWE in PADCONF_GPMC_NWE register */
108*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writew(readw(&ctrl_base ->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
109*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	/* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
110*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
111*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	/* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
112*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
113*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 		&ctrl_base->gpmc_nadv_ale);
114*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
115*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	/* Make GPIO 64 as output pin */
116*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writel(readl(&gpio3_base->oe) & ~(GPIO0), &gpio3_base->oe);
117*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
118*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	/* Now send a pulse on the GPIO pin */
119*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writel(GPIO0, &gpio3_base->setdataout);
120*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	udelay(1);
121*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writel(GPIO0, &gpio3_base->cleardataout);
122*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	udelay(1);
123*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	writel(GPIO0, &gpio3_base->setdataout);
124*0a0e4badSJean-Christophe PLAGNIOL-VILLARD }
125*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 
126*0a0e4badSJean-Christophe PLAGNIOL-VILLARD int board_eth_init(bd_t *bis)
127*0a0e4badSJean-Christophe PLAGNIOL-VILLARD {
128*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	int rc = 0;
129*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SMC911X
130*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
131*0a0e4badSJean-Christophe PLAGNIOL-VILLARD #endif
132*0a0e4badSJean-Christophe PLAGNIOL-VILLARD 	return rc;
133*0a0e4badSJean-Christophe PLAGNIOL-VILLARD }
134