10a0e4badSJean-Christophe PLAGNIOL-VILLARD /*
2673283f3STom Rini * (C) Copyright 2004-2011
30a0e4badSJean-Christophe PLAGNIOL-VILLARD * Texas Instruments, <www.ti.com>
40a0e4badSJean-Christophe PLAGNIOL-VILLARD *
50a0e4badSJean-Christophe PLAGNIOL-VILLARD * Author :
60a0e4badSJean-Christophe PLAGNIOL-VILLARD * Manikandan Pillai <mani.pillai@ti.com>
70a0e4badSJean-Christophe PLAGNIOL-VILLARD *
80a0e4badSJean-Christophe PLAGNIOL-VILLARD * Derived from Beagle Board and 3430 SDP code by
90a0e4badSJean-Christophe PLAGNIOL-VILLARD * Richard Woodruff <r-woodruff2@ti.com>
100a0e4badSJean-Christophe PLAGNIOL-VILLARD * Syed Mohammed Khasim <khasim@ti.com>
110a0e4badSJean-Christophe PLAGNIOL-VILLARD *
121a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
130a0e4badSJean-Christophe PLAGNIOL-VILLARD */
140a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
150d43fdedSDerald D. Woods #include <dm.h>
160d43fdedSDerald D. Woods #include <ns16550.h>
170a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <netdev.h>
180a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h>
190a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <asm/arch/mem.h>
200a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <asm/arch/mux.h>
210a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <asm/arch/sys_proto.h>
22dcc4f38bSVaibhav Hiremath #include <asm/arch/mmc_host_def.h>
2384c3b631SSanjeev Premi #include <asm/gpio.h>
240a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <i2c.h>
25aac5450eSPaul Kocialkowski #include <twl4030.h>
260a0e4badSJean-Christophe PLAGNIOL-VILLARD #include <asm/mach-types.h>
270d43fdedSDerald D. Woods #include <asm/omap_musb.h>
28*331c2375SMasahiro Yamada #include <linux/mtd/rawnand.h>
290d43fdedSDerald D. Woods #include <linux/usb/ch9.h>
300d43fdedSDerald D. Woods #include <linux/usb/gadget.h>
310d43fdedSDerald D. Woods #include <linux/usb/musb.h>
320a0e4badSJean-Christophe PLAGNIOL-VILLARD #include "evm.h"
330a0e4badSJean-Christophe PLAGNIOL-VILLARD
340d43fdedSDerald D. Woods #ifdef CONFIG_USB_EHCI_HCD
350d43fdedSDerald D. Woods #include <usb.h>
360d43fdedSDerald D. Woods #include <asm/ehci-omap.h>
370d43fdedSDerald D. Woods #endif
380d43fdedSDerald D. Woods
39c0682587SSriramakrishnan #define OMAP3EVM_GPIO_ETH_RST_GEN1 64
40c0682587SSriramakrishnan #define OMAP3EVM_GPIO_ETH_RST_GEN2 7
41c0682587SSriramakrishnan
4229565326SJohn Rigby DECLARE_GLOBAL_DATA_PTR;
4329565326SJohn Rigby
440d43fdedSDerald D. Woods static const struct ns16550_platdata omap3_evm_serial = {
450d43fdedSDerald D. Woods .base = OMAP34XX_UART1,
460d43fdedSDerald D. Woods .reg_shift = 2,
470d43fdedSDerald D. Woods .clock = V_NS16550_CLK,
480d43fdedSDerald D. Woods .fcr = UART_FCR_DEFVAL,
490d43fdedSDerald D. Woods };
500d43fdedSDerald D. Woods
510d43fdedSDerald D. Woods U_BOOT_DEVICE(omap3_evm_uart) = {
520d43fdedSDerald D. Woods "ns16550_serial",
530d43fdedSDerald D. Woods &omap3_evm_serial
540d43fdedSDerald D. Woods };
550d43fdedSDerald D. Woods
56b606ef41SDirk Behme static u32 omap3_evm_version;
57b5abf644SAjay Kumar Gupta
get_omap3_evm_rev(void)58b606ef41SDirk Behme u32 get_omap3_evm_rev(void)
59b5abf644SAjay Kumar Gupta {
60b5abf644SAjay Kumar Gupta return omap3_evm_version;
61b5abf644SAjay Kumar Gupta }
62b5abf644SAjay Kumar Gupta
omap3_evm_get_revision(void)63b5abf644SAjay Kumar Gupta static void omap3_evm_get_revision(void)
64b5abf644SAjay Kumar Gupta {
6576ee9a2cSSanjeev Premi #if defined(CONFIG_CMD_NET)
6676ee9a2cSSanjeev Premi /*
6776ee9a2cSSanjeev Premi * Board revision can be ascertained only by identifying
6876ee9a2cSSanjeev Premi * the Ethernet chipset.
6976ee9a2cSSanjeev Premi */
70b5abf644SAjay Kumar Gupta unsigned int smsc_id;
71b5abf644SAjay Kumar Gupta
72b5abf644SAjay Kumar Gupta /* Ethernet PHY ID is stored at ID_REV register */
73b5abf644SAjay Kumar Gupta smsc_id = readl(CONFIG_SMC911X_BASE + 0x50) & 0xFFFF0000;
74b5abf644SAjay Kumar Gupta printf("Read back SMSC id 0x%x\n", smsc_id);
75b5abf644SAjay Kumar Gupta
76b5abf644SAjay Kumar Gupta switch (smsc_id) {
77b5abf644SAjay Kumar Gupta /* SMSC9115 chipset */
78b5abf644SAjay Kumar Gupta case 0x01150000:
79b5abf644SAjay Kumar Gupta omap3_evm_version = OMAP3EVM_BOARD_GEN_1;
80b5abf644SAjay Kumar Gupta break;
81b5abf644SAjay Kumar Gupta /* SMSC 9220 chipset */
82b5abf644SAjay Kumar Gupta case 0x92200000:
83b5abf644SAjay Kumar Gupta default:
84b5abf644SAjay Kumar Gupta omap3_evm_version = OMAP3EVM_BOARD_GEN_2;
85b5abf644SAjay Kumar Gupta }
860d43fdedSDerald D. Woods #else /* !CONFIG_CMD_NET */
8776ee9a2cSSanjeev Premi #if defined(CONFIG_STATIC_BOARD_REV)
880d43fdedSDerald D. Woods /* Look for static defintion of the board revision */
8976ee9a2cSSanjeev Premi omap3_evm_version = CONFIG_STATIC_BOARD_REV;
9076ee9a2cSSanjeev Premi #else
910d43fdedSDerald D. Woods /* Fallback to the default above */
9276ee9a2cSSanjeev Premi omap3_evm_version = OMAP3EVM_BOARD_GEN_2;
930d43fdedSDerald D. Woods #endif /* CONFIG_STATIC_BOARD_REV */
9476ee9a2cSSanjeev Premi #endif /* CONFIG_CMD_NET */
95b5abf644SAjay Kumar Gupta }
96b5abf644SAjay Kumar Gupta
970d43fdedSDerald D. Woods #if defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)
980d43fdedSDerald D. Woods /* MUSB port on OMAP3EVM Rev >= E requires extvbus programming. */
omap3_evm_need_extvbus(void)99944a4894SAjay Kumar Gupta u8 omap3_evm_need_extvbus(void)
100944a4894SAjay Kumar Gupta {
101944a4894SAjay Kumar Gupta u8 retval = 0;
102944a4894SAjay Kumar Gupta
103944a4894SAjay Kumar Gupta if (get_omap3_evm_rev() >= OMAP3EVM_BOARD_GEN_2)
104944a4894SAjay Kumar Gupta retval = 1;
105944a4894SAjay Kumar Gupta
106944a4894SAjay Kumar Gupta return retval;
107944a4894SAjay Kumar Gupta }
1080d43fdedSDerald D. Woods #endif /* CONFIG_USB_MUSB_{GADGET,HOST} */
109944a4894SAjay Kumar Gupta
110944a4894SAjay Kumar Gupta /*
1110a0e4badSJean-Christophe PLAGNIOL-VILLARD * Routine: board_init
1120a0e4badSJean-Christophe PLAGNIOL-VILLARD * Description: Early hardware init.
1130a0e4badSJean-Christophe PLAGNIOL-VILLARD */
board_init(void)1140a0e4badSJean-Christophe PLAGNIOL-VILLARD int board_init(void)
1150a0e4badSJean-Christophe PLAGNIOL-VILLARD {
1160a0e4badSJean-Christophe PLAGNIOL-VILLARD gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
1170a0e4badSJean-Christophe PLAGNIOL-VILLARD /* board id for Linux */
1180a0e4badSJean-Christophe PLAGNIOL-VILLARD gd->bd->bi_arch_number = MACH_TYPE_OMAP3EVM;
1190a0e4badSJean-Christophe PLAGNIOL-VILLARD /* boot param addr */
1200a0e4badSJean-Christophe PLAGNIOL-VILLARD gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
1210a0e4badSJean-Christophe PLAGNIOL-VILLARD
1220a0e4badSJean-Christophe PLAGNIOL-VILLARD return 0;
1230a0e4badSJean-Christophe PLAGNIOL-VILLARD }
1240a0e4badSJean-Christophe PLAGNIOL-VILLARD
125c257c96dSDerald D. Woods #if defined(CONFIG_SPL_OS_BOOT)
spl_start_uboot(void)126c257c96dSDerald D. Woods int spl_start_uboot(void)
127c257c96dSDerald D. Woods {
128c257c96dSDerald D. Woods /* break into full u-boot on 'c' */
129c257c96dSDerald D. Woods if (serial_tstc() && serial_getc() == 'c')
130c257c96dSDerald D. Woods return 1;
131c257c96dSDerald D. Woods
132c257c96dSDerald D. Woods return 0;
133c257c96dSDerald D. Woods }
134c257c96dSDerald D. Woods #endif /* CONFIG_SPL_OS_BOOT */
135c257c96dSDerald D. Woods
1360d43fdedSDerald D. Woods #if defined(CONFIG_SPL_BUILD)
137673283f3STom Rini /*
138673283f3STom Rini * Routine: get_board_mem_timings
139673283f3STom Rini * Description: If we use SPL then there is no x-loader nor config header
140673283f3STom Rini * so we have to setup the DDR timings ourself on the first bank. This
141673283f3STom Rini * provides the timing values back to the function that configures
142673283f3STom Rini * the memory.
143673283f3STom Rini */
get_board_mem_timings(struct board_sdrc_timings * timings)1448c4445d2SPeter Barada void get_board_mem_timings(struct board_sdrc_timings *timings)
145673283f3STom Rini {
146673283f3STom Rini int pop_mfr, pop_id;
147673283f3STom Rini
148673283f3STom Rini /*
149673283f3STom Rini * We need to identify what PoP memory is on the board so that
150673283f3STom Rini * we know what timings to use. To map the ID values please see
151673283f3STom Rini * nand_ids.c
152673283f3STom Rini */
153673283f3STom Rini identify_nand_chip(&pop_mfr, &pop_id);
154673283f3STom Rini
155673283f3STom Rini if (pop_mfr == NAND_MFR_HYNIX && pop_id == 0xbc) {
156673283f3STom Rini /* 256MB DDR */
1578c4445d2SPeter Barada timings->mcfg = HYNIX_V_MCFG_200(256 << 20);
1588c4445d2SPeter Barada timings->ctrla = HYNIX_V_ACTIMA_200;
1598c4445d2SPeter Barada timings->ctrlb = HYNIX_V_ACTIMB_200;
160673283f3STom Rini } else {
161673283f3STom Rini /* 128MB DDR */
1628c4445d2SPeter Barada timings->mcfg = MICRON_V_MCFG_165(128 << 20);
1638c4445d2SPeter Barada timings->ctrla = MICRON_V_ACTIMA_165;
1648c4445d2SPeter Barada timings->ctrlb = MICRON_V_ACTIMB_165;
165673283f3STom Rini }
1668c4445d2SPeter Barada timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
1678c4445d2SPeter Barada timings->mr = MICRON_V_MR_165;
168673283f3STom Rini }
1690d43fdedSDerald D. Woods #endif /* CONFIG_SPL_BUILD */
1700d43fdedSDerald D. Woods
1710d43fdedSDerald D. Woods #if defined(CONFIG_USB_MUSB_OMAP2PLUS)
1720d43fdedSDerald D. Woods static struct musb_hdrc_config musb_config = {
1730d43fdedSDerald D. Woods .multipoint = 1,
1740d43fdedSDerald D. Woods .dyn_fifo = 1,
1750d43fdedSDerald D. Woods .num_eps = 16,
1760d43fdedSDerald D. Woods .ram_bits = 12,
1770d43fdedSDerald D. Woods };
1780d43fdedSDerald D. Woods
1790d43fdedSDerald D. Woods static struct omap_musb_board_data musb_board_data = {
1800d43fdedSDerald D. Woods .interface_type = MUSB_INTERFACE_ULPI,
1810d43fdedSDerald D. Woods };
1820d43fdedSDerald D. Woods
1830d43fdedSDerald D. Woods static struct musb_hdrc_platform_data musb_plat = {
1840d43fdedSDerald D. Woods #if defined(CONFIG_USB_MUSB_HOST)
1850d43fdedSDerald D. Woods .mode = MUSB_HOST,
1860d43fdedSDerald D. Woods #elif defined(CONFIG_USB_MUSB_GADGET)
1870d43fdedSDerald D. Woods .mode = MUSB_PERIPHERAL,
1880d43fdedSDerald D. Woods #else
1890d43fdedSDerald D. Woods #error "Please define either CONFIG_USB_MUSB_HOST or CONFIG_USB_MUSB_GADGET"
1900d43fdedSDerald D. Woods #endif /* CONFIG_USB_MUSB_{GADGET,HOST} */
1910d43fdedSDerald D. Woods .config = &musb_config,
1920d43fdedSDerald D. Woods .power = 100,
1930d43fdedSDerald D. Woods .platform_ops = &omap2430_ops,
1940d43fdedSDerald D. Woods .board_data = &musb_board_data,
1950d43fdedSDerald D. Woods };
1960d43fdedSDerald D. Woods #endif /* CONFIG_USB_MUSB_OMAP2PLUS */
197673283f3STom Rini
1980a0e4badSJean-Christophe PLAGNIOL-VILLARD /*
1990a0e4badSJean-Christophe PLAGNIOL-VILLARD * Routine: misc_init_r
2000a0e4badSJean-Christophe PLAGNIOL-VILLARD * Description: Init ethernet (done here so udelay works)
2010a0e4badSJean-Christophe PLAGNIOL-VILLARD */
misc_init_r(void)2020a0e4badSJean-Christophe PLAGNIOL-VILLARD int misc_init_r(void)
2030a0e4badSJean-Christophe PLAGNIOL-VILLARD {
2040d43fdedSDerald D. Woods twl4030_power_init();
2050a0e4badSJean-Christophe PLAGNIOL-VILLARD
20694d50bedSAdam Ford #ifdef CONFIG_SYS_I2C_OMAP24XX
2076789e84eSHeiko Schocher i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
2080a0e4badSJean-Christophe PLAGNIOL-VILLARD #endif
2090a0e4badSJean-Christophe PLAGNIOL-VILLARD
2100a0e4badSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_CMD_NET)
2110a0e4badSJean-Christophe PLAGNIOL-VILLARD setup_net_chip();
2120a0e4badSJean-Christophe PLAGNIOL-VILLARD #endif
21376ee9a2cSSanjeev Premi omap3_evm_get_revision();
2140a0e4badSJean-Christophe PLAGNIOL-VILLARD
2156921b314SSanjeev Premi #if defined(CONFIG_CMD_NET)
2166921b314SSanjeev Premi reset_net_chip();
2176921b314SSanjeev Premi #endif
218679f82c3SPaul Kocialkowski omap_die_id_display();
2190a0e4badSJean-Christophe PLAGNIOL-VILLARD
2200d43fdedSDerald D. Woods #if defined(CONFIG_USB_MUSB_OMAP2PLUS)
2210d43fdedSDerald D. Woods musb_register(&musb_plat, &musb_board_data, (void *)MUSB_BASE);
2220d43fdedSDerald D. Woods #endif
2230d43fdedSDerald D. Woods
2240d43fdedSDerald D. Woods #if defined(CONFIG_USB_ETHER) && defined(CONFIG_USB_MUSB_GADGET)
2250d43fdedSDerald D. Woods omap_die_id_usbethaddr();
2260d43fdedSDerald D. Woods #endif
2270a0e4badSJean-Christophe PLAGNIOL-VILLARD return 0;
2280a0e4badSJean-Christophe PLAGNIOL-VILLARD }
2290a0e4badSJean-Christophe PLAGNIOL-VILLARD
2300a0e4badSJean-Christophe PLAGNIOL-VILLARD /*
2310a0e4badSJean-Christophe PLAGNIOL-VILLARD * Routine: set_muxconf_regs
2320a0e4badSJean-Christophe PLAGNIOL-VILLARD * Description: Setting up the configuration Mux registers specific to the
2330a0e4badSJean-Christophe PLAGNIOL-VILLARD * hardware. Many pins need to be moved from protect to primary
2340a0e4badSJean-Christophe PLAGNIOL-VILLARD * mode.
2350a0e4badSJean-Christophe PLAGNIOL-VILLARD */
set_muxconf_regs(void)2360a0e4badSJean-Christophe PLAGNIOL-VILLARD void set_muxconf_regs(void)
2370a0e4badSJean-Christophe PLAGNIOL-VILLARD {
2380a0e4badSJean-Christophe PLAGNIOL-VILLARD MUX_EVM();
2390a0e4badSJean-Christophe PLAGNIOL-VILLARD }
2400a0e4badSJean-Christophe PLAGNIOL-VILLARD
2410d43fdedSDerald D. Woods #if defined(CONFIG_CMD_NET)
2420a0e4badSJean-Christophe PLAGNIOL-VILLARD /*
2430a0e4badSJean-Christophe PLAGNIOL-VILLARD * Routine: setup_net_chip
2440a0e4badSJean-Christophe PLAGNIOL-VILLARD * Description: Setting up the configuration GPMC registers specific to the
2450a0e4badSJean-Christophe PLAGNIOL-VILLARD * Ethernet hardware.
2460a0e4badSJean-Christophe PLAGNIOL-VILLARD */
setup_net_chip(void)2470a0e4badSJean-Christophe PLAGNIOL-VILLARD static void setup_net_chip(void)
2480a0e4badSJean-Christophe PLAGNIOL-VILLARD {
2490a0e4badSJean-Christophe PLAGNIOL-VILLARD struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
2500a0e4badSJean-Christophe PLAGNIOL-VILLARD
2510a0e4badSJean-Christophe PLAGNIOL-VILLARD /* Configure GPMC registers */
2520a0e4badSJean-Christophe PLAGNIOL-VILLARD writel(NET_GPMC_CONFIG1, &gpmc_cfg->cs[5].config1);
2530a0e4badSJean-Christophe PLAGNIOL-VILLARD writel(NET_GPMC_CONFIG2, &gpmc_cfg->cs[5].config2);
2540a0e4badSJean-Christophe PLAGNIOL-VILLARD writel(NET_GPMC_CONFIG3, &gpmc_cfg->cs[5].config3);
2550a0e4badSJean-Christophe PLAGNIOL-VILLARD writel(NET_GPMC_CONFIG4, &gpmc_cfg->cs[5].config4);
2560a0e4badSJean-Christophe PLAGNIOL-VILLARD writel(NET_GPMC_CONFIG5, &gpmc_cfg->cs[5].config5);
2570a0e4badSJean-Christophe PLAGNIOL-VILLARD writel(NET_GPMC_CONFIG6, &gpmc_cfg->cs[5].config6);
2580a0e4badSJean-Christophe PLAGNIOL-VILLARD writel(NET_GPMC_CONFIG7, &gpmc_cfg->cs[5].config7);
2590a0e4badSJean-Christophe PLAGNIOL-VILLARD
2600a0e4badSJean-Christophe PLAGNIOL-VILLARD /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
2610a0e4badSJean-Christophe PLAGNIOL-VILLARD writew(readw(&ctrl_base ->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
2620a0e4badSJean-Christophe PLAGNIOL-VILLARD /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
2630a0e4badSJean-Christophe PLAGNIOL-VILLARD writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
2640a0e4badSJean-Christophe PLAGNIOL-VILLARD /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
2650a0e4badSJean-Christophe PLAGNIOL-VILLARD writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
2660a0e4badSJean-Christophe PLAGNIOL-VILLARD &ctrl_base->gpmc_nadv_ale);
2676921b314SSanjeev Premi }
2686921b314SSanjeev Premi
2696921b314SSanjeev Premi /**
2706921b314SSanjeev Premi * Reset the ethernet chip.
2716921b314SSanjeev Premi */
reset_net_chip(void)2726921b314SSanjeev Premi static void reset_net_chip(void)
2736921b314SSanjeev Premi {
274c0682587SSriramakrishnan int ret;
275c0682587SSriramakrishnan int rst_gpio;
2760a0e4badSJean-Christophe PLAGNIOL-VILLARD
277c0682587SSriramakrishnan if (get_omap3_evm_rev() == OMAP3EVM_BOARD_GEN_1) {
278c0682587SSriramakrishnan rst_gpio = OMAP3EVM_GPIO_ETH_RST_GEN1;
279c0682587SSriramakrishnan } else {
280c0682587SSriramakrishnan rst_gpio = OMAP3EVM_GPIO_ETH_RST_GEN2;
281c0682587SSriramakrishnan }
2820a0e4badSJean-Christophe PLAGNIOL-VILLARD
28384c3b631SSanjeev Premi ret = gpio_request(rst_gpio, "");
284c0682587SSriramakrishnan if (ret < 0) {
285c0682587SSriramakrishnan printf("Unable to get GPIO %d\n", rst_gpio);
286c0682587SSriramakrishnan return ;
287c0682587SSriramakrishnan }
288c0682587SSriramakrishnan
289c0682587SSriramakrishnan /* Configure as output */
29084c3b631SSanjeev Premi gpio_direction_output(rst_gpio, 0);
291c0682587SSriramakrishnan
292c0682587SSriramakrishnan /* Send a pulse on the GPIO pin */
29384c3b631SSanjeev Premi gpio_set_value(rst_gpio, 1);
2940a0e4badSJean-Christophe PLAGNIOL-VILLARD udelay(1);
29584c3b631SSanjeev Premi gpio_set_value(rst_gpio, 0);
2960a0e4badSJean-Christophe PLAGNIOL-VILLARD udelay(1);
29784c3b631SSanjeev Premi gpio_set_value(rst_gpio, 1);
2980a0e4badSJean-Christophe PLAGNIOL-VILLARD }
2990a0e4badSJean-Christophe PLAGNIOL-VILLARD
board_eth_init(bd_t * bis)3000a0e4badSJean-Christophe PLAGNIOL-VILLARD int board_eth_init(bd_t *bis)
3010a0e4badSJean-Christophe PLAGNIOL-VILLARD {
3020a0e4badSJean-Christophe PLAGNIOL-VILLARD int rc = 0;
3030d43fdedSDerald D. Woods #if defined(CONFIG_SMC911X)
3045e463a24SSanjeev Premi #define STR_ENV_ETHADDR "ethaddr"
3055e463a24SSanjeev Premi
3065e463a24SSanjeev Premi struct eth_device *dev;
3075e463a24SSanjeev Premi uchar eth_addr[6];
3085e463a24SSanjeev Premi
3090a0e4badSJean-Christophe PLAGNIOL-VILLARD rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
3105e463a24SSanjeev Premi
31135affd7aSSimon Glass if (!eth_env_get_enetaddr(STR_ENV_ETHADDR, eth_addr)) {
3125e463a24SSanjeev Premi dev = eth_get_dev_by_index(0);
3135e463a24SSanjeev Premi if (dev) {
314fd1e959eSSimon Glass eth_env_set_enetaddr(STR_ENV_ETHADDR, dev->enetaddr);
3155e463a24SSanjeev Premi } else {
3165e463a24SSanjeev Premi printf("omap3evm: Couldn't get eth device\n");
3175e463a24SSanjeev Premi rc = -1;
3185e463a24SSanjeev Premi }
3195e463a24SSanjeev Premi }
3200d43fdedSDerald D. Woods #endif /* CONFIG_SMC911X */
3210a0e4badSJean-Christophe PLAGNIOL-VILLARD return rc;
3220a0e4badSJean-Christophe PLAGNIOL-VILLARD }
3235626f336SSanjeev Premi #endif /* CONFIG_CMD_NET */
324dcc4f38bSVaibhav Hiremath
3254aa2ba3aSMasahiro Yamada #if defined(CONFIG_MMC)
board_mmc_init(bd_t * bis)326dcc4f38bSVaibhav Hiremath int board_mmc_init(bd_t *bis)
327dcc4f38bSVaibhav Hiremath {
328e3913f56SNikita Kiryanov return omap_mmc_init(0, 0, 0, -1, -1);
329dcc4f38bSVaibhav Hiremath }
330aac5450eSPaul Kocialkowski
board_mmc_power_init(void)331aac5450eSPaul Kocialkowski void board_mmc_power_init(void)
332aac5450eSPaul Kocialkowski {
333aac5450eSPaul Kocialkowski twl4030_power_mmc_init(0);
334aac5450eSPaul Kocialkowski }
3350d43fdedSDerald D. Woods #endif /* CONFIG_MMC */
3360d43fdedSDerald D. Woods
337c257c96dSDerald D. Woods #if defined(CONFIG_USB_EHCI_HCD) && !defined(CONFIG_SPL_BUILD)
338c257c96dSDerald D. Woods /* Call usb_stop() before starting the kernel */
show_boot_progress(int val)339c257c96dSDerald D. Woods void show_boot_progress(int val)
340c257c96dSDerald D. Woods {
341c257c96dSDerald D. Woods if (val == BOOTSTAGE_ID_RUN_OS)
342c257c96dSDerald D. Woods usb_stop();
343c257c96dSDerald D. Woods }
344c257c96dSDerald D. Woods
3450d43fdedSDerald D. Woods static struct omap_usbhs_board_data usbhs_bdata = {
3460d43fdedSDerald D. Woods .port_mode[0] = OMAP_USBHS_PORT_MODE_UNUSED,
3470d43fdedSDerald D. Woods .port_mode[1] = OMAP_EHCI_PORT_MODE_PHY,
3480d43fdedSDerald D. Woods .port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED
3490d43fdedSDerald D. Woods };
3500d43fdedSDerald D. Woods
ehci_hcd_init(int index,enum usb_init_type init,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)3510d43fdedSDerald D. Woods int ehci_hcd_init(int index, enum usb_init_type init,
3520d43fdedSDerald D. Woods struct ehci_hccr **hccr, struct ehci_hcor **hcor)
3530d43fdedSDerald D. Woods {
3540d43fdedSDerald D. Woods return omap_ehci_hcd_init(index, &usbhs_bdata, hccr, hcor);
3550d43fdedSDerald D. Woods }
3560d43fdedSDerald D. Woods
ehci_hcd_stop(int index)3570d43fdedSDerald D. Woods int ehci_hcd_stop(int index)
3580d43fdedSDerald D. Woods {
3590d43fdedSDerald D. Woods return omap_ehci_hcd_stop();
3600d43fdedSDerald D. Woods }
3610d43fdedSDerald D. Woods #endif /* CONFIG_USB_EHCI_HCD */
3620d43fdedSDerald D. Woods
3630d43fdedSDerald D. Woods #if defined(CONFIG_USB_ETHER) && defined(CONFIG_USB_MUSB_GADGET) && !defined(CONFIG_CMD_NET)
board_eth_init(bd_t * bis)3640d43fdedSDerald D. Woods int board_eth_init(bd_t *bis)
3650d43fdedSDerald D. Woods {
3660d43fdedSDerald D. Woods return usb_eth_initialize(bis);
3670d43fdedSDerald D. Woods }
3680d43fdedSDerald D. Woods #endif /* CONFIG_USB_ETHER */
369