xref: /rk3399_rockchip-uboot/board/ti/dra7xx/evm.c (revision 40de70fbf7c1921f9332c61fa74193ccee1a4d1a)
1687054a7SLokesh Vutla /*
2687054a7SLokesh Vutla  * (C) Copyright 2013
3687054a7SLokesh Vutla  * Texas Instruments Incorporated, <www.ti.com>
4687054a7SLokesh Vutla  *
5687054a7SLokesh Vutla  * Lokesh Vutla <lokeshvutla@ti.com>
6687054a7SLokesh Vutla  *
7687054a7SLokesh Vutla  * Based on previous work by:
8687054a7SLokesh Vutla  * Aneesh V       <aneesh@ti.com>
9687054a7SLokesh Vutla  * Steve Sakoman  <steve@sakoman.com>
10687054a7SLokesh Vutla  *
111a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
12687054a7SLokesh Vutla  */
13687054a7SLokesh Vutla #include <common.h>
14cb199102SNishanth Menon #include <palmas.h>
15e9024ef2SDan Murphy #include <sata.h>
1625afe55dSLokesh Vutla #include <linux/string.h>
177b922523SLokesh Vutla #include <asm/gpio.h>
18a17188c1SKishon Vijay Abraham I #include <usb.h>
19a17188c1SKishon Vijay Abraham I #include <linux/usb/gadget.h>
2017c29873SAndreas Dannenberg #include <asm/omap_common.h>
2117c29873SAndreas Dannenberg #include <asm/omap_sec_common.h>
227b922523SLokesh Vutla #include <asm/arch/gpio.h>
23706dd348SLokesh Vutla #include <asm/arch/dra7xx_iodelay.h>
24a7638833SLokesh Vutla #include <asm/emif.h>
25687054a7SLokesh Vutla #include <asm/arch/sys_proto.h>
26687054a7SLokesh Vutla #include <asm/arch/mmc_host_def.h>
2721914ee6SRoger Quadros #include <asm/arch/sata.h>
2879b079f3STom Rini #include <environment.h>
29a17188c1SKishon Vijay Abraham I #include <dwc3-uboot.h>
30a17188c1SKishon Vijay Abraham I #include <dwc3-omap-uboot.h>
31a17188c1SKishon Vijay Abraham I #include <ti-usb-phy-uboot.h>
3239fbac91SDan Murphy #include <miiphy.h>
33687054a7SLokesh Vutla 
34687054a7SLokesh Vutla #include "mux_data.h"
3525afe55dSLokesh Vutla #include "../common/board_detect.h"
3625afe55dSLokesh Vutla 
3725afe55dSLokesh Vutla #define board_is_dra74x_evm()		board_ti_is("5777xCPU")
386b1c14bbSRavi Babu #define board_is_dra72x_evm()		board_ti_is("DRA72x-T")
39463dd225SLokesh Vutla #define board_is_dra71x_evm()		board_ti_is("DRA79x,D")
401053a769SMugunthan V N #define board_is_dra74x_revh_or_later() (board_is_dra74x_evm() &&	\
411053a769SMugunthan V N 				(strncmp("H", board_ti_get_rev(), 1) <= 0))
421053a769SMugunthan V N #define board_is_dra72x_revc_or_later() (board_is_dra72x_evm() &&	\
431053a769SMugunthan V N 				(strncmp("C", board_ti_get_rev(), 1) <= 0))
44c4a2736cSLokesh Vutla #define board_ti_get_emif_size()	board_ti_get_emif1_size() +	\
45c4a2736cSLokesh Vutla 					board_ti_get_emif2_size()
46687054a7SLokesh Vutla 
47b1e26e3bSMugunthan V N #ifdef CONFIG_DRIVER_TI_CPSW
48b1e26e3bSMugunthan V N #include <cpsw.h>
49b1e26e3bSMugunthan V N #endif
50b1e26e3bSMugunthan V N 
51687054a7SLokesh Vutla DECLARE_GLOBAL_DATA_PTR;
52687054a7SLokesh Vutla 
537b922523SLokesh Vutla /* GPIO 7_11 */
547b922523SLokesh Vutla #define GPIO_DDR_VTT_EN 203
557b922523SLokesh Vutla 
5625afe55dSLokesh Vutla #define SYSINFO_BOARD_NAME_MAX_LEN	37
5725afe55dSLokesh Vutla 
58687054a7SLokesh Vutla const struct omap_sysinfo sysinfo = {
5925afe55dSLokesh Vutla 	"Board: UNKNOWN(DRA7 EVM) REV UNKNOWN\n"
60687054a7SLokesh Vutla };
61687054a7SLokesh Vutla 
62a7638833SLokesh Vutla static const struct emif_regs emif1_ddr3_532_mhz_1cs = {
63a7638833SLokesh Vutla 	.sdram_config_init              = 0x61851ab2,
64a7638833SLokesh Vutla 	.sdram_config                   = 0x61851ab2,
65a7638833SLokesh Vutla 	.sdram_config2			= 0x08000000,
66a7638833SLokesh Vutla 	.ref_ctrl                       = 0x000040F1,
67a7638833SLokesh Vutla 	.ref_ctrl_final			= 0x00001035,
68a7638833SLokesh Vutla 	.sdram_tim1                     = 0xCCCF36B3,
69a7638833SLokesh Vutla 	.sdram_tim2                     = 0x308F7FDA,
70a7638833SLokesh Vutla 	.sdram_tim3                     = 0x427F88A8,
71a7638833SLokesh Vutla 	.read_idle_ctrl                 = 0x00050000,
72a7638833SLokesh Vutla 	.zq_config                      = 0x0007190B,
73a7638833SLokesh Vutla 	.temp_alert_config              = 0x00000000,
74a7638833SLokesh Vutla 	.emif_ddr_phy_ctlr_1_init       = 0x0024400B,
75a7638833SLokesh Vutla 	.emif_ddr_phy_ctlr_1            = 0x0E24400B,
76a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_1        = 0x10040100,
77a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_2        = 0x00910091,
78a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_3        = 0x00950095,
79a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_4        = 0x009B009B,
80a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_5        = 0x009E009E,
81a7638833SLokesh Vutla 	.emif_rd_wr_lvl_rmp_win         = 0x00000000,
82a7638833SLokesh Vutla 	.emif_rd_wr_lvl_rmp_ctl         = 0x80000000,
83a7638833SLokesh Vutla 	.emif_rd_wr_lvl_ctl             = 0x00000000,
84a7638833SLokesh Vutla 	.emif_rd_wr_exec_thresh         = 0x00000305
85a7638833SLokesh Vutla };
86a7638833SLokesh Vutla 
87a7638833SLokesh Vutla static const struct emif_regs emif2_ddr3_532_mhz_1cs = {
88a7638833SLokesh Vutla 	.sdram_config_init              = 0x61851B32,
89a7638833SLokesh Vutla 	.sdram_config                   = 0x61851B32,
90a7638833SLokesh Vutla 	.sdram_config2			= 0x08000000,
91a7638833SLokesh Vutla 	.ref_ctrl                       = 0x000040F1,
92a7638833SLokesh Vutla 	.ref_ctrl_final			= 0x00001035,
93a7638833SLokesh Vutla 	.sdram_tim1                     = 0xCCCF36B3,
94a7638833SLokesh Vutla 	.sdram_tim2                     = 0x308F7FDA,
95a7638833SLokesh Vutla 	.sdram_tim3                     = 0x427F88A8,
96a7638833SLokesh Vutla 	.read_idle_ctrl                 = 0x00050000,
97a7638833SLokesh Vutla 	.zq_config                      = 0x0007190B,
98a7638833SLokesh Vutla 	.temp_alert_config              = 0x00000000,
99a7638833SLokesh Vutla 	.emif_ddr_phy_ctlr_1_init       = 0x0024400B,
100a7638833SLokesh Vutla 	.emif_ddr_phy_ctlr_1            = 0x0E24400B,
101a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_1        = 0x10040100,
102a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_2        = 0x00910091,
103a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_3        = 0x00950095,
104a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_4        = 0x009B009B,
105a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_5        = 0x009E009E,
106a7638833SLokesh Vutla 	.emif_rd_wr_lvl_rmp_win         = 0x00000000,
107a7638833SLokesh Vutla 	.emif_rd_wr_lvl_rmp_ctl         = 0x80000000,
108a7638833SLokesh Vutla 	.emif_rd_wr_lvl_ctl             = 0x00000000,
109a7638833SLokesh Vutla 	.emif_rd_wr_exec_thresh         = 0x00000305
110a7638833SLokesh Vutla };
111a7638833SLokesh Vutla 
112a7638833SLokesh Vutla static const struct emif_regs emif_1_regs_ddr3_666_mhz_1cs_dra_es1 = {
113a7638833SLokesh Vutla 	.sdram_config_init              = 0x61862B32,
114a7638833SLokesh Vutla 	.sdram_config                   = 0x61862B32,
115a7638833SLokesh Vutla 	.sdram_config2			= 0x08000000,
116a7638833SLokesh Vutla 	.ref_ctrl                       = 0x0000514C,
117a7638833SLokesh Vutla 	.ref_ctrl_final			= 0x0000144A,
118a7638833SLokesh Vutla 	.sdram_tim1                     = 0xD113781C,
119a7638833SLokesh Vutla 	.sdram_tim2                     = 0x30717FE3,
120a7638833SLokesh Vutla 	.sdram_tim3                     = 0x409F86A8,
121a7638833SLokesh Vutla 	.read_idle_ctrl                 = 0x00050000,
122a7638833SLokesh Vutla 	.zq_config                      = 0x5007190B,
123a7638833SLokesh Vutla 	.temp_alert_config              = 0x00000000,
124a7638833SLokesh Vutla 	.emif_ddr_phy_ctlr_1_init       = 0x0024400D,
125a7638833SLokesh Vutla 	.emif_ddr_phy_ctlr_1            = 0x0E24400D,
126a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_1        = 0x10040100,
127a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_2        = 0x00A400A4,
128a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_3        = 0x00A900A9,
129a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_4        = 0x00B000B0,
130a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_5        = 0x00B000B0,
131a7638833SLokesh Vutla 	.emif_rd_wr_lvl_rmp_win         = 0x00000000,
132a7638833SLokesh Vutla 	.emif_rd_wr_lvl_rmp_ctl         = 0x80000000,
133a7638833SLokesh Vutla 	.emif_rd_wr_lvl_ctl             = 0x00000000,
134a7638833SLokesh Vutla 	.emif_rd_wr_exec_thresh         = 0x00000305
135a7638833SLokesh Vutla };
136a7638833SLokesh Vutla 
1376b1c14bbSRavi Babu const struct emif_regs emif_1_regs_ddr3_666_mhz_1cs_dra_es2 = {
1386b1c14bbSRavi Babu 	.sdram_config_init              = 0x61862BB2,
1396b1c14bbSRavi Babu 	.sdram_config                   = 0x61862BB2,
1406b1c14bbSRavi Babu 	.sdram_config2			= 0x00000000,
1416b1c14bbSRavi Babu 	.ref_ctrl                       = 0x0000514D,
1426b1c14bbSRavi Babu 	.ref_ctrl_final			= 0x0000144A,
1436b1c14bbSRavi Babu 	.sdram_tim1                     = 0xD1137824,
1446b1c14bbSRavi Babu 	.sdram_tim2                     = 0x30B37FE3,
1456b1c14bbSRavi Babu 	.sdram_tim3                     = 0x409F8AD8,
1466b1c14bbSRavi Babu 	.read_idle_ctrl                 = 0x00050000,
1476b1c14bbSRavi Babu 	.zq_config                      = 0x5007190B,
1486b1c14bbSRavi Babu 	.temp_alert_config              = 0x00000000,
1496b1c14bbSRavi Babu 	.emif_ddr_phy_ctlr_1_init       = 0x0824400E,
1506b1c14bbSRavi Babu 	.emif_ddr_phy_ctlr_1            = 0x0E24400E,
1516b1c14bbSRavi Babu 	.emif_ddr_ext_phy_ctrl_1        = 0x04040100,
1526b1c14bbSRavi Babu 	.emif_ddr_ext_phy_ctrl_2        = 0x006B009F,
1536b1c14bbSRavi Babu 	.emif_ddr_ext_phy_ctrl_3        = 0x006B00A2,
1546b1c14bbSRavi Babu 	.emif_ddr_ext_phy_ctrl_4        = 0x006B00A8,
1556b1c14bbSRavi Babu 	.emif_ddr_ext_phy_ctrl_5        = 0x006B00A8,
1566b1c14bbSRavi Babu 	.emif_rd_wr_lvl_rmp_win         = 0x00000000,
1576b1c14bbSRavi Babu 	.emif_rd_wr_lvl_rmp_ctl         = 0x80000000,
1586b1c14bbSRavi Babu 	.emif_rd_wr_lvl_ctl             = 0x00000000,
1596b1c14bbSRavi Babu 	.emif_rd_wr_exec_thresh         = 0x00000305
1606b1c14bbSRavi Babu };
1616b1c14bbSRavi Babu 
162c4a2736cSLokesh Vutla const struct emif_regs emif1_ddr3_532_mhz_1cs_2G = {
163c4a2736cSLokesh Vutla 	.sdram_config_init              = 0x61851ab2,
164c4a2736cSLokesh Vutla 	.sdram_config                   = 0x61851ab2,
165c4a2736cSLokesh Vutla 	.sdram_config2			= 0x08000000,
166c4a2736cSLokesh Vutla 	.ref_ctrl                       = 0x000040F1,
167c4a2736cSLokesh Vutla 	.ref_ctrl_final			= 0x00001035,
168c4a2736cSLokesh Vutla 	.sdram_tim1                     = 0xCCCF36B3,
169c4a2736cSLokesh Vutla 	.sdram_tim2                     = 0x30BF7FDA,
170c4a2736cSLokesh Vutla 	.sdram_tim3                     = 0x427F8BA8,
171c4a2736cSLokesh Vutla 	.read_idle_ctrl                 = 0x00050000,
172c4a2736cSLokesh Vutla 	.zq_config                      = 0x0007190B,
173c4a2736cSLokesh Vutla 	.temp_alert_config              = 0x00000000,
174c4a2736cSLokesh Vutla 	.emif_ddr_phy_ctlr_1_init       = 0x0024400B,
175c4a2736cSLokesh Vutla 	.emif_ddr_phy_ctlr_1            = 0x0E24400B,
176c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_1        = 0x10040100,
177c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_2        = 0x00910091,
178c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_3        = 0x00950095,
179c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_4        = 0x009B009B,
180c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_5        = 0x009E009E,
181c4a2736cSLokesh Vutla 	.emif_rd_wr_lvl_rmp_win         = 0x00000000,
182c4a2736cSLokesh Vutla 	.emif_rd_wr_lvl_rmp_ctl         = 0x80000000,
183c4a2736cSLokesh Vutla 	.emif_rd_wr_lvl_ctl             = 0x00000000,
184c4a2736cSLokesh Vutla 	.emif_rd_wr_exec_thresh         = 0x00000305
185c4a2736cSLokesh Vutla };
186c4a2736cSLokesh Vutla 
187c4a2736cSLokesh Vutla const struct emif_regs emif2_ddr3_532_mhz_1cs_2G = {
188c4a2736cSLokesh Vutla 	.sdram_config_init              = 0x61851B32,
189c4a2736cSLokesh Vutla 	.sdram_config                   = 0x61851B32,
190c4a2736cSLokesh Vutla 	.sdram_config2			= 0x08000000,
191c4a2736cSLokesh Vutla 	.ref_ctrl                       = 0x000040F1,
192c4a2736cSLokesh Vutla 	.ref_ctrl_final			= 0x00001035,
193c4a2736cSLokesh Vutla 	.sdram_tim1                     = 0xCCCF36B3,
194c4a2736cSLokesh Vutla 	.sdram_tim2                     = 0x308F7FDA,
195c4a2736cSLokesh Vutla 	.sdram_tim3                     = 0x427F88A8,
196c4a2736cSLokesh Vutla 	.read_idle_ctrl                 = 0x00050000,
197c4a2736cSLokesh Vutla 	.zq_config                      = 0x0007190B,
198c4a2736cSLokesh Vutla 	.temp_alert_config              = 0x00000000,
199c4a2736cSLokesh Vutla 	.emif_ddr_phy_ctlr_1_init       = 0x0024400B,
200c4a2736cSLokesh Vutla 	.emif_ddr_phy_ctlr_1            = 0x0E24400B,
201c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_1        = 0x10040100,
202c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_2        = 0x00910091,
203c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_3        = 0x00950095,
204c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_4        = 0x009B009B,
205c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_5        = 0x009E009E,
206c4a2736cSLokesh Vutla 	.emif_rd_wr_lvl_rmp_win         = 0x00000000,
207c4a2736cSLokesh Vutla 	.emif_rd_wr_lvl_rmp_ctl         = 0x80000000,
208c4a2736cSLokesh Vutla 	.emif_rd_wr_lvl_ctl             = 0x00000000,
209c4a2736cSLokesh Vutla 	.emif_rd_wr_exec_thresh         = 0x00000305
210c4a2736cSLokesh Vutla };
211c4a2736cSLokesh Vutla 
212a7638833SLokesh Vutla void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs)
213a7638833SLokesh Vutla {
214c4a2736cSLokesh Vutla 	u64 ram_size;
215c4a2736cSLokesh Vutla 
216c4a2736cSLokesh Vutla 	ram_size = board_ti_get_emif_size();
217c4a2736cSLokesh Vutla 
218a7638833SLokesh Vutla 	switch (omap_revision()) {
219a7638833SLokesh Vutla 	case DRA752_ES1_0:
220a7638833SLokesh Vutla 	case DRA752_ES1_1:
221a7638833SLokesh Vutla 	case DRA752_ES2_0:
222a7638833SLokesh Vutla 		switch (emif_nr) {
223a7638833SLokesh Vutla 		case 1:
224c4a2736cSLokesh Vutla 			if (ram_size > CONFIG_MAX_MEM_MAPPED)
225c4a2736cSLokesh Vutla 				*regs = &emif1_ddr3_532_mhz_1cs_2G;
226c4a2736cSLokesh Vutla 			else
227a7638833SLokesh Vutla 				*regs = &emif1_ddr3_532_mhz_1cs;
228a7638833SLokesh Vutla 			break;
229a7638833SLokesh Vutla 		case 2:
230c4a2736cSLokesh Vutla 			if (ram_size > CONFIG_MAX_MEM_MAPPED)
231c4a2736cSLokesh Vutla 				*regs = &emif2_ddr3_532_mhz_1cs_2G;
232c4a2736cSLokesh Vutla 			else
233a7638833SLokesh Vutla 				*regs = &emif2_ddr3_532_mhz_1cs;
234a7638833SLokesh Vutla 			break;
235a7638833SLokesh Vutla 		}
236a7638833SLokesh Vutla 		break;
237a7638833SLokesh Vutla 	case DRA722_ES1_0:
2386b1c14bbSRavi Babu 	case DRA722_ES2_0:
2396b1c14bbSRavi Babu 		if (ram_size < CONFIG_MAX_MEM_MAPPED)
240a7638833SLokesh Vutla 			*regs = &emif_1_regs_ddr3_666_mhz_1cs_dra_es1;
2416b1c14bbSRavi Babu 		else
2426b1c14bbSRavi Babu 			*regs = &emif_1_regs_ddr3_666_mhz_1cs_dra_es2;
243a7638833SLokesh Vutla 		break;
244a7638833SLokesh Vutla 	default:
245a7638833SLokesh Vutla 		*regs = &emif1_ddr3_532_mhz_1cs;
246a7638833SLokesh Vutla 	}
247a7638833SLokesh Vutla }
248a7638833SLokesh Vutla 
249a7638833SLokesh Vutla static const struct dmm_lisa_map_regs lisa_map_dra7_1536MB = {
250a7638833SLokesh Vutla 	.dmm_lisa_map_0 = 0x0,
251a7638833SLokesh Vutla 	.dmm_lisa_map_1 = 0x80640300,
252a7638833SLokesh Vutla 	.dmm_lisa_map_2 = 0xC0500220,
253a7638833SLokesh Vutla 	.dmm_lisa_map_3 = 0xFF020100,
254a7638833SLokesh Vutla 	.is_ma_present	= 0x1
255a7638833SLokesh Vutla };
256a7638833SLokesh Vutla 
257a7638833SLokesh Vutla static const struct dmm_lisa_map_regs lisa_map_2G_x_2 = {
258a7638833SLokesh Vutla 	.dmm_lisa_map_0 = 0x0,
259a7638833SLokesh Vutla 	.dmm_lisa_map_1 = 0x0,
260a7638833SLokesh Vutla 	.dmm_lisa_map_2 = 0x80600100,
261a7638833SLokesh Vutla 	.dmm_lisa_map_3 = 0xFF020100,
262a7638833SLokesh Vutla 	.is_ma_present	= 0x1
263a7638833SLokesh Vutla };
264a7638833SLokesh Vutla 
265c4a2736cSLokesh Vutla const struct dmm_lisa_map_regs lisa_map_dra7_2GB = {
266c4a2736cSLokesh Vutla 	.dmm_lisa_map_0 = 0x0,
267c4a2736cSLokesh Vutla 	.dmm_lisa_map_1 = 0x0,
268c4a2736cSLokesh Vutla 	.dmm_lisa_map_2 = 0x80740300,
269c4a2736cSLokesh Vutla 	.dmm_lisa_map_3 = 0xFF020100,
270c4a2736cSLokesh Vutla 	.is_ma_present	= 0x1
271c4a2736cSLokesh Vutla };
272c4a2736cSLokesh Vutla 
2736b1c14bbSRavi Babu /*
2746b1c14bbSRavi Babu  * DRA722 EVM EMIF1 2GB CONFIGURATION
2756b1c14bbSRavi Babu  * EMIF1 4 devices of 512Mb x 8 Micron
2766b1c14bbSRavi Babu  */
2776b1c14bbSRavi Babu const struct dmm_lisa_map_regs lisa_map_2G_x_4 = {
2786b1c14bbSRavi Babu 	.dmm_lisa_map_0 = 0x0,
2796b1c14bbSRavi Babu 	.dmm_lisa_map_1 = 0x0,
2806b1c14bbSRavi Babu 	.dmm_lisa_map_2 = 0x80700100,
2816b1c14bbSRavi Babu 	.dmm_lisa_map_3 = 0xFF020100,
2826b1c14bbSRavi Babu 	.is_ma_present	= 0x1
2836b1c14bbSRavi Babu };
2846b1c14bbSRavi Babu 
285a7638833SLokesh Vutla void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs)
286a7638833SLokesh Vutla {
287c4a2736cSLokesh Vutla 	u64 ram_size;
288c4a2736cSLokesh Vutla 
289c4a2736cSLokesh Vutla 	ram_size = board_ti_get_emif_size();
290c4a2736cSLokesh Vutla 
291a7638833SLokesh Vutla 	switch (omap_revision()) {
292a7638833SLokesh Vutla 	case DRA752_ES1_0:
293a7638833SLokesh Vutla 	case DRA752_ES1_1:
294a7638833SLokesh Vutla 	case DRA752_ES2_0:
295c4a2736cSLokesh Vutla 		if (ram_size > CONFIG_MAX_MEM_MAPPED)
296c4a2736cSLokesh Vutla 			*dmm_lisa_regs = &lisa_map_dra7_2GB;
297c4a2736cSLokesh Vutla 		else
298a7638833SLokesh Vutla 			*dmm_lisa_regs = &lisa_map_dra7_1536MB;
299a7638833SLokesh Vutla 		break;
300a7638833SLokesh Vutla 	case DRA722_ES1_0:
3016b1c14bbSRavi Babu 	case DRA722_ES2_0:
302a7638833SLokesh Vutla 	default:
3036b1c14bbSRavi Babu 		if (ram_size < CONFIG_MAX_MEM_MAPPED)
304a7638833SLokesh Vutla 			*dmm_lisa_regs = &lisa_map_2G_x_2;
3056b1c14bbSRavi Babu 		else
3066b1c14bbSRavi Babu 			*dmm_lisa_regs = &lisa_map_2G_x_4;
3076b1c14bbSRavi Babu 		break;
308a7638833SLokesh Vutla 	}
309a7638833SLokesh Vutla }
310a7638833SLokesh Vutla 
3111428d832SKeerthy struct vcores_data dra752_volts = {
312beb71279SLokesh Vutla 	.mpu.value[OPP_NOM]	= VDD_MPU_DRA7_NOM,
313beb71279SLokesh Vutla 	.mpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_MPU_NOM,
3141428d832SKeerthy 	.mpu.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
3151428d832SKeerthy 	.mpu.addr	= TPS659038_REG_ADDR_SMPS12,
3161428d832SKeerthy 	.mpu.pmic	= &tps659038,
3171428d832SKeerthy 	.mpu.abb_tx_done_mask = OMAP_ABB_MPU_TXDONE_MASK,
3181428d832SKeerthy 
319beb71279SLokesh Vutla 	.eve.value[OPP_NOM]	= VDD_EVE_DRA7_NOM,
320beb71279SLokesh Vutla 	.eve.value[OPP_OD]	= VDD_EVE_DRA7_OD,
321beb71279SLokesh Vutla 	.eve.value[OPP_HIGH]	= VDD_EVE_DRA7_HIGH,
322beb71279SLokesh Vutla 	.eve.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_DSPEVE_NOM,
323beb71279SLokesh Vutla 	.eve.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_DSPEVE_OD,
324beb71279SLokesh Vutla 	.eve.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_DSPEVE_HIGH,
3251428d832SKeerthy 	.eve.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
3261428d832SKeerthy 	.eve.addr	= TPS659038_REG_ADDR_SMPS45,
3271428d832SKeerthy 	.eve.pmic	= &tps659038,
3281428d832SKeerthy 	.eve.abb_tx_done_mask = OMAP_ABB_EVE_TXDONE_MASK,
3291428d832SKeerthy 
330beb71279SLokesh Vutla 	.gpu.value[OPP_NOM]	= VDD_GPU_DRA7_NOM,
331beb71279SLokesh Vutla 	.gpu.value[OPP_OD]	= VDD_GPU_DRA7_OD,
332beb71279SLokesh Vutla 	.gpu.value[OPP_HIGH]	= VDD_GPU_DRA7_HIGH,
333beb71279SLokesh Vutla 	.gpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_GPU_NOM,
334beb71279SLokesh Vutla 	.gpu.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_GPU_OD,
335beb71279SLokesh Vutla 	.gpu.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_GPU_HIGH,
3361428d832SKeerthy 	.gpu.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
3371428d832SKeerthy 	.gpu.addr	= TPS659038_REG_ADDR_SMPS6,
3381428d832SKeerthy 	.gpu.pmic	= &tps659038,
3391428d832SKeerthy 	.gpu.abb_tx_done_mask = OMAP_ABB_GPU_TXDONE_MASK,
3401428d832SKeerthy 
341beb71279SLokesh Vutla 	.core.value[OPP_NOM]	= VDD_CORE_DRA7_NOM,
342beb71279SLokesh Vutla 	.core.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_CORE_NOM,
3431428d832SKeerthy 	.core.efuse.reg_bits = DRA752_EFUSE_REGBITS,
3441428d832SKeerthy 	.core.addr	= TPS659038_REG_ADDR_SMPS7,
3451428d832SKeerthy 	.core.pmic	= &tps659038,
3461428d832SKeerthy 
347beb71279SLokesh Vutla 	.iva.value[OPP_NOM]	= VDD_IVA_DRA7_NOM,
348beb71279SLokesh Vutla 	.iva.value[OPP_OD]	= VDD_IVA_DRA7_OD,
349beb71279SLokesh Vutla 	.iva.value[OPP_HIGH]	= VDD_IVA_DRA7_HIGH,
350beb71279SLokesh Vutla 	.iva.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_IVA_NOM,
351beb71279SLokesh Vutla 	.iva.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_IVA_OD,
352beb71279SLokesh Vutla 	.iva.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_IVA_HIGH,
3531428d832SKeerthy 	.iva.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
3541428d832SKeerthy 	.iva.addr	= TPS659038_REG_ADDR_SMPS8,
3551428d832SKeerthy 	.iva.pmic	= &tps659038,
3561428d832SKeerthy 	.iva.abb_tx_done_mask = OMAP_ABB_IVA_TXDONE_MASK,
3571428d832SKeerthy };
3581428d832SKeerthy 
3591428d832SKeerthy struct vcores_data dra722_volts = {
360beb71279SLokesh Vutla 	.mpu.value[OPP_NOM]	= VDD_MPU_DRA7_NOM,
361beb71279SLokesh Vutla 	.mpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_MPU_NOM,
3621428d832SKeerthy 	.mpu.efuse.reg_bits = DRA752_EFUSE_REGBITS,
3631428d832SKeerthy 	.mpu.addr	= TPS65917_REG_ADDR_SMPS1,
3641428d832SKeerthy 	.mpu.pmic	= &tps659038,
3651428d832SKeerthy 	.mpu.abb_tx_done_mask = OMAP_ABB_MPU_TXDONE_MASK,
3661428d832SKeerthy 
367beb71279SLokesh Vutla 	.core.value[OPP_NOM]	= VDD_CORE_DRA7_NOM,
368beb71279SLokesh Vutla 	.core.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_CORE_NOM,
3691428d832SKeerthy 	.core.efuse.reg_bits = DRA752_EFUSE_REGBITS,
3701428d832SKeerthy 	.core.addr	= TPS65917_REG_ADDR_SMPS2,
3711428d832SKeerthy 	.core.pmic	= &tps659038,
3721428d832SKeerthy 
3731428d832SKeerthy 	/*
3741428d832SKeerthy 	 * The DSPEVE, GPU and IVA rails are usually grouped on DRA72x
3751428d832SKeerthy 	 * designs and powered by TPS65917 SMPS3, as on the J6Eco EVM.
3761428d832SKeerthy 	 */
377beb71279SLokesh Vutla 	.gpu.value[OPP_NOM]	= VDD_GPU_DRA7_NOM,
378beb71279SLokesh Vutla 	.gpu.value[OPP_OD]	= VDD_GPU_DRA7_OD,
379beb71279SLokesh Vutla 	.gpu.value[OPP_HIGH]	= VDD_GPU_DRA7_HIGH,
380beb71279SLokesh Vutla 	.gpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_GPU_NOM,
381beb71279SLokesh Vutla 	.gpu.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_GPU_OD,
382beb71279SLokesh Vutla 	.gpu.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_GPU_HIGH,
3831428d832SKeerthy 	.gpu.efuse.reg_bits = DRA752_EFUSE_REGBITS,
3841428d832SKeerthy 	.gpu.addr	= TPS65917_REG_ADDR_SMPS3,
3851428d832SKeerthy 	.gpu.pmic	= &tps659038,
3861428d832SKeerthy 	.gpu.abb_tx_done_mask = OMAP_ABB_GPU_TXDONE_MASK,
3871428d832SKeerthy 
388beb71279SLokesh Vutla 	.eve.value[OPP_NOM]	= VDD_EVE_DRA7_NOM,
389beb71279SLokesh Vutla 	.eve.value[OPP_OD]	= VDD_EVE_DRA7_OD,
390beb71279SLokesh Vutla 	.eve.value[OPP_HIGH]	= VDD_EVE_DRA7_HIGH,
391beb71279SLokesh Vutla 	.eve.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_DSPEVE_NOM,
392beb71279SLokesh Vutla 	.eve.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_DSPEVE_OD,
393beb71279SLokesh Vutla 	.eve.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_DSPEVE_HIGH,
3941428d832SKeerthy 	.eve.efuse.reg_bits = DRA752_EFUSE_REGBITS,
3951428d832SKeerthy 	.eve.addr	= TPS65917_REG_ADDR_SMPS3,
3961428d832SKeerthy 	.eve.pmic	= &tps659038,
3971428d832SKeerthy 	.eve.abb_tx_done_mask = OMAP_ABB_EVE_TXDONE_MASK,
3981428d832SKeerthy 
399beb71279SLokesh Vutla 	.iva.value[OPP_NOM]	= VDD_IVA_DRA7_NOM,
400beb71279SLokesh Vutla 	.iva.value[OPP_OD]	= VDD_IVA_DRA7_OD,
401beb71279SLokesh Vutla 	.iva.value[OPP_HIGH]	= VDD_IVA_DRA7_HIGH,
402beb71279SLokesh Vutla 	.iva.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_IVA_NOM,
403beb71279SLokesh Vutla 	.iva.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_IVA_OD,
404beb71279SLokesh Vutla 	.iva.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_IVA_HIGH,
4051428d832SKeerthy 	.iva.efuse.reg_bits = DRA752_EFUSE_REGBITS,
4061428d832SKeerthy 	.iva.addr	= TPS65917_REG_ADDR_SMPS3,
4071428d832SKeerthy 	.iva.pmic	= &tps659038,
4081428d832SKeerthy 	.iva.abb_tx_done_mask = OMAP_ABB_IVA_TXDONE_MASK,
4091428d832SKeerthy };
4101428d832SKeerthy 
411f56e6350SKeerthy struct vcores_data dra718_volts = {
412f56e6350SKeerthy 	/*
413f56e6350SKeerthy 	 * In the case of dra71x GPU MPU and CORE
414f56e6350SKeerthy 	 * are all powered up by BUCK0 of LP873X PMIC
415f56e6350SKeerthy 	 */
416f56e6350SKeerthy 	.mpu.value[OPP_NOM]	= VDD_MPU_DRA7_NOM,
417f56e6350SKeerthy 	.mpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_MPU_NOM,
418f56e6350SKeerthy 	.mpu.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
419f56e6350SKeerthy 	.mpu.addr	= LP873X_REG_ADDR_BUCK0,
420f56e6350SKeerthy 	.mpu.pmic	= &lp8733,
421f56e6350SKeerthy 	.mpu.abb_tx_done_mask = OMAP_ABB_MPU_TXDONE_MASK,
422f56e6350SKeerthy 
423f56e6350SKeerthy 	.core.value[OPP_NOM]		= VDD_CORE_DRA7_NOM,
424f56e6350SKeerthy 	.core.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_CORE_NOM,
425f56e6350SKeerthy 	.core.efuse.reg_bits = DRA752_EFUSE_REGBITS,
426f56e6350SKeerthy 	.core.addr	= LP873X_REG_ADDR_BUCK0,
427f56e6350SKeerthy 	.core.pmic	= &lp8733,
428f56e6350SKeerthy 
429f56e6350SKeerthy 	.gpu.value[OPP_NOM]	= VDD_GPU_DRA7_NOM,
430f56e6350SKeerthy 	.gpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_GPU_NOM,
431f56e6350SKeerthy 	.gpu.efuse.reg_bits = DRA752_EFUSE_REGBITS,
432f56e6350SKeerthy 	.gpu.addr	= LP873X_REG_ADDR_BUCK0,
433f56e6350SKeerthy 	.gpu.pmic	= &lp8733,
434f56e6350SKeerthy 	.gpu.abb_tx_done_mask = OMAP_ABB_GPU_TXDONE_MASK,
435f56e6350SKeerthy 
436f56e6350SKeerthy 	/*
437f56e6350SKeerthy 	 * The DSPEVE and IVA rails are grouped on DRA71x-evm
438f56e6350SKeerthy 	 * and are powered by BUCK1 of LP873X PMIC
439f56e6350SKeerthy 	 */
440f56e6350SKeerthy 	.eve.value[OPP_NOM]	= VDD_EVE_DRA7_NOM,
441f56e6350SKeerthy 	.eve.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_DSPEVE_NOM,
442f56e6350SKeerthy 	.eve.efuse.reg_bits = DRA752_EFUSE_REGBITS,
443f56e6350SKeerthy 	.eve.addr	= LP873X_REG_ADDR_BUCK1,
444f56e6350SKeerthy 	.eve.pmic	= &lp8733,
445f56e6350SKeerthy 	.eve.abb_tx_done_mask = OMAP_ABB_EVE_TXDONE_MASK,
446f56e6350SKeerthy 
447f56e6350SKeerthy 	.iva.value[OPP_NOM]	= VDD_IVA_DRA7_NOM,
448f56e6350SKeerthy 	.iva.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_IVA_NOM,
449f56e6350SKeerthy 	.iva.efuse.reg_bits = DRA752_EFUSE_REGBITS,
450f56e6350SKeerthy 	.iva.addr	= LP873X_REG_ADDR_BUCK1,
451f56e6350SKeerthy 	.iva.pmic	= &lp8733,
452f56e6350SKeerthy 	.iva.abb_tx_done_mask = OMAP_ABB_IVA_TXDONE_MASK,
453f56e6350SKeerthy };
454f56e6350SKeerthy 
455beb71279SLokesh Vutla int get_voltrail_opp(int rail_offset)
456beb71279SLokesh Vutla {
457beb71279SLokesh Vutla 	int opp;
458beb71279SLokesh Vutla 
459f56e6350SKeerthy 	/*
460f56e6350SKeerthy 	 * DRA71x supports only OPP_NOM.
461f56e6350SKeerthy 	 */
462f56e6350SKeerthy 	if (board_is_dra71x_evm())
463f56e6350SKeerthy 		return OPP_NOM;
464f56e6350SKeerthy 
465beb71279SLokesh Vutla 	switch (rail_offset) {
466beb71279SLokesh Vutla 	case VOLT_MPU:
467beb71279SLokesh Vutla 		opp = DRA7_MPU_OPP;
468beb71279SLokesh Vutla 		break;
469beb71279SLokesh Vutla 	case VOLT_CORE:
470beb71279SLokesh Vutla 		opp = DRA7_CORE_OPP;
471beb71279SLokesh Vutla 		break;
472beb71279SLokesh Vutla 	case VOLT_GPU:
473beb71279SLokesh Vutla 		opp = DRA7_GPU_OPP;
474beb71279SLokesh Vutla 		break;
475beb71279SLokesh Vutla 	case VOLT_EVE:
476beb71279SLokesh Vutla 		opp = DRA7_DSPEVE_OPP;
477beb71279SLokesh Vutla 		break;
478beb71279SLokesh Vutla 	case VOLT_IVA:
479beb71279SLokesh Vutla 		opp = DRA7_IVA_OPP;
480beb71279SLokesh Vutla 		break;
481beb71279SLokesh Vutla 	default:
482beb71279SLokesh Vutla 		opp = OPP_NOM;
483beb71279SLokesh Vutla 	}
484beb71279SLokesh Vutla 
485beb71279SLokesh Vutla 	return opp;
486beb71279SLokesh Vutla }
487beb71279SLokesh Vutla 
488687054a7SLokesh Vutla /**
489687054a7SLokesh Vutla  * @brief board_init
490687054a7SLokesh Vutla  *
491687054a7SLokesh Vutla  * @return 0
492687054a7SLokesh Vutla  */
493687054a7SLokesh Vutla int board_init(void)
494687054a7SLokesh Vutla {
495687054a7SLokesh Vutla 	gpmc_init();
496687054a7SLokesh Vutla 	gd->bd->bi_boot_params = (0x80000000 + 0x100); /* boot param addr */
497687054a7SLokesh Vutla 
498687054a7SLokesh Vutla 	return 0;
499687054a7SLokesh Vutla }
500687054a7SLokesh Vutla 
501d468b178SLokesh Vutla void dram_init_banksize(void)
502d468b178SLokesh Vutla {
503d468b178SLokesh Vutla 	u64 ram_size;
504d468b178SLokesh Vutla 
505d468b178SLokesh Vutla 	ram_size = board_ti_get_emif_size();
506d468b178SLokesh Vutla 
507d468b178SLokesh Vutla 	gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
508d468b178SLokesh Vutla 	gd->bd->bi_dram[0].size = get_effective_memsize();
509d468b178SLokesh Vutla 	if (ram_size > CONFIG_MAX_MEM_MAPPED) {
510d468b178SLokesh Vutla 		gd->bd->bi_dram[1].start = 0x200000000;
511d468b178SLokesh Vutla 		gd->bd->bi_dram[1].size = ram_size - CONFIG_MAX_MEM_MAPPED;
512d468b178SLokesh Vutla 	}
513d468b178SLokesh Vutla }
514d468b178SLokesh Vutla 
51521914ee6SRoger Quadros int board_late_init(void)
51621914ee6SRoger Quadros {
5174ec3f6e5SLokesh Vutla #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
51825afe55dSLokesh Vutla 	char *name = "unknown";
51925afe55dSLokesh Vutla 
520df6b506fSLokesh Vutla 	if (is_dra72x()) {
521df6b506fSLokesh Vutla 		if (board_is_dra72x_revc_or_later())
522df6b506fSLokesh Vutla 			name = "dra72x-revc";
523463dd225SLokesh Vutla 		else if (board_is_dra71x_evm())
524463dd225SLokesh Vutla 			name = "dra71x";
5254ec3f6e5SLokesh Vutla 		else
526df6b506fSLokesh Vutla 			name = "dra72x";
527df6b506fSLokesh Vutla 	} else {
52825afe55dSLokesh Vutla 		name = "dra7xx";
529df6b506fSLokesh Vutla 	}
53025afe55dSLokesh Vutla 
53125afe55dSLokesh Vutla 	set_board_info_env(name);
532f12467d1SDileep Katta 
53371c1b58eSLokesh Vutla 	/*
53471c1b58eSLokesh Vutla 	 * Default FIT boot on HS devices. Non FIT images are not allowed
53571c1b58eSLokesh Vutla 	 * on HS devices.
53671c1b58eSLokesh Vutla 	 */
53771c1b58eSLokesh Vutla 	if (get_device_type() == HS_DEVICE)
53871c1b58eSLokesh Vutla 		setenv("boot_fit", "1");
53971c1b58eSLokesh Vutla 
54007815eb9SPaul Kocialkowski 	omap_die_id_serial();
5414ec3f6e5SLokesh Vutla #endif
54221914ee6SRoger Quadros 	return 0;
54321914ee6SRoger Quadros }
54421914ee6SRoger Quadros 
54525afe55dSLokesh Vutla #ifdef CONFIG_SPL_BUILD
54625afe55dSLokesh Vutla void do_board_detect(void)
54725afe55dSLokesh Vutla {
54825afe55dSLokesh Vutla 	int rc;
54925afe55dSLokesh Vutla 
55025afe55dSLokesh Vutla 	rc = ti_i2c_eeprom_dra7_get(CONFIG_EEPROM_BUS_ADDRESS,
55125afe55dSLokesh Vutla 				    CONFIG_EEPROM_CHIP_ADDRESS);
55225afe55dSLokesh Vutla 	if (rc)
55325afe55dSLokesh Vutla 		printf("ti_i2c_eeprom_init failed %d\n", rc);
55425afe55dSLokesh Vutla }
55525afe55dSLokesh Vutla 
55625afe55dSLokesh Vutla #else
55725afe55dSLokesh Vutla 
55825afe55dSLokesh Vutla void do_board_detect(void)
55925afe55dSLokesh Vutla {
56025afe55dSLokesh Vutla 	char *bname = NULL;
56125afe55dSLokesh Vutla 	int rc;
56225afe55dSLokesh Vutla 
56325afe55dSLokesh Vutla 	rc = ti_i2c_eeprom_dra7_get(CONFIG_EEPROM_BUS_ADDRESS,
56425afe55dSLokesh Vutla 				    CONFIG_EEPROM_CHIP_ADDRESS);
56525afe55dSLokesh Vutla 	if (rc)
56625afe55dSLokesh Vutla 		printf("ti_i2c_eeprom_init failed %d\n", rc);
56725afe55dSLokesh Vutla 
56825afe55dSLokesh Vutla 	if (board_is_dra74x_evm()) {
56925afe55dSLokesh Vutla 		bname = "DRA74x EVM";
5706b1c14bbSRavi Babu 	} else if (board_is_dra72x_evm()) {
5716b1c14bbSRavi Babu 		bname = "DRA72x EVM";
572463dd225SLokesh Vutla 	} else if (board_is_dra71x_evm()) {
573463dd225SLokesh Vutla 		bname = "DRA71x EVM";
57425afe55dSLokesh Vutla 	} else {
5756b1c14bbSRavi Babu 		/* If EEPROM is not populated */
57625afe55dSLokesh Vutla 		if (is_dra72x())
57725afe55dSLokesh Vutla 			bname = "DRA72x EVM";
57825afe55dSLokesh Vutla 		else
57925afe55dSLokesh Vutla 			bname = "DRA74x EVM";
58025afe55dSLokesh Vutla 	}
58125afe55dSLokesh Vutla 
58225afe55dSLokesh Vutla 	if (bname)
58325afe55dSLokesh Vutla 		snprintf(sysinfo.board_string, SYSINFO_BOARD_NAME_MAX_LEN,
58425afe55dSLokesh Vutla 			 "Board: %s REV %s\n", bname, board_ti_get_rev());
58525afe55dSLokesh Vutla }
58625afe55dSLokesh Vutla #endif	/* CONFIG_SPL_BUILD */
58725afe55dSLokesh Vutla 
5881428d832SKeerthy void vcores_init(void)
5891428d832SKeerthy {
5901428d832SKeerthy 	if (board_is_dra74x_evm()) {
5911428d832SKeerthy 		*omap_vcores = &dra752_volts;
5921428d832SKeerthy 	} else if (board_is_dra72x_evm()) {
5931428d832SKeerthy 		*omap_vcores = &dra722_volts;
594f56e6350SKeerthy 	} else if (board_is_dra71x_evm()) {
595f56e6350SKeerthy 		*omap_vcores = &dra718_volts;
5961428d832SKeerthy 	} else {
5971428d832SKeerthy 		/* If EEPROM is not populated */
5981428d832SKeerthy 		if (is_dra72x())
5991428d832SKeerthy 			*omap_vcores = &dra722_volts;
6001428d832SKeerthy 		else
6011428d832SKeerthy 			*omap_vcores = &dra752_volts;
6021428d832SKeerthy 	}
6031428d832SKeerthy }
6041428d832SKeerthy 
6053ef56e61SPaul Kocialkowski void set_muxconf_regs(void)
606687054a7SLokesh Vutla {
607687054a7SLokesh Vutla 	do_set_mux32((*ctrl)->control_padconf_core_base,
608706dd348SLokesh Vutla 		     early_padconf, ARRAY_SIZE(early_padconf));
609687054a7SLokesh Vutla }
610687054a7SLokesh Vutla 
611706dd348SLokesh Vutla #ifdef CONFIG_IODELAY_RECALIBRATION
612706dd348SLokesh Vutla void recalibrate_iodelay(void)
613706dd348SLokesh Vutla {
6148cac1471SNishanth Menon 	struct pad_conf_entry const *pads, *delta_pads = NULL;
61503589234SNishanth Menon 	struct iodelay_cfg_entry const *iodelay;
6168cac1471SNishanth Menon 	int npads, niodelays, delta_npads = 0;
6178cac1471SNishanth Menon 	int ret;
61803589234SNishanth Menon 
61903589234SNishanth Menon 	switch (omap_revision()) {
62003589234SNishanth Menon 	case DRA722_ES1_0:
6218cac1471SNishanth Menon 	case DRA722_ES2_0:
6228cac1471SNishanth Menon 		pads = dra72x_core_padconf_array_common;
6238cac1471SNishanth Menon 		npads = ARRAY_SIZE(dra72x_core_padconf_array_common);
6244d748048SLokesh Vutla 		if (board_is_dra71x_evm()) {
6254d748048SLokesh Vutla 			pads = dra71x_core_padconf_array;
6264d748048SLokesh Vutla 			npads = ARRAY_SIZE(dra71x_core_padconf_array);
6274d748048SLokesh Vutla 			iodelay = dra71_iodelay_cfg_array;
6284d748048SLokesh Vutla 			niodelays = ARRAY_SIZE(dra71_iodelay_cfg_array);
6294d748048SLokesh Vutla 		} else if (board_is_dra72x_revc_or_later()) {
6308cac1471SNishanth Menon 			delta_pads = dra72x_rgmii_padconf_array_revc;
6318cac1471SNishanth Menon 			delta_npads =
6328cac1471SNishanth Menon 				ARRAY_SIZE(dra72x_rgmii_padconf_array_revc);
6338cac1471SNishanth Menon 			iodelay = dra72_iodelay_cfg_array_revc;
6348cac1471SNishanth Menon 			niodelays = ARRAY_SIZE(dra72_iodelay_cfg_array_revc);
6358cac1471SNishanth Menon 		} else {
6368cac1471SNishanth Menon 			delta_pads = dra72x_rgmii_padconf_array_revb;
6378cac1471SNishanth Menon 			delta_npads =
6388cac1471SNishanth Menon 				ARRAY_SIZE(dra72x_rgmii_padconf_array_revb);
6398cac1471SNishanth Menon 			iodelay = dra72_iodelay_cfg_array_revb;
6408cac1471SNishanth Menon 			niodelays = ARRAY_SIZE(dra72_iodelay_cfg_array_revb);
6418cac1471SNishanth Menon 		}
64203589234SNishanth Menon 		break;
64303589234SNishanth Menon 	case DRA752_ES1_0:
64403589234SNishanth Menon 	case DRA752_ES1_1:
64503589234SNishanth Menon 		pads = dra74x_core_padconf_array;
64603589234SNishanth Menon 		npads = ARRAY_SIZE(dra74x_core_padconf_array);
64703589234SNishanth Menon 		iodelay = dra742_es1_1_iodelay_cfg_array;
64803589234SNishanth Menon 		niodelays = ARRAY_SIZE(dra742_es1_1_iodelay_cfg_array);
64903589234SNishanth Menon 		break;
65003589234SNishanth Menon 	default:
65103589234SNishanth Menon 	case DRA752_ES2_0:
65203589234SNishanth Menon 		pads = dra74x_core_padconf_array;
65303589234SNishanth Menon 		npads = ARRAY_SIZE(dra74x_core_padconf_array);
65403589234SNishanth Menon 		iodelay = dra742_es2_0_iodelay_cfg_array;
65503589234SNishanth Menon 		niodelays = ARRAY_SIZE(dra742_es2_0_iodelay_cfg_array);
65676cff2b1SNishanth Menon 		/* Setup port1 and port2 for rgmii with 'no-id' mode */
65776cff2b1SNishanth Menon 		clrset_spare_register(1, 0, RGMII2_ID_MODE_N_MASK |
65876cff2b1SNishanth Menon 				      RGMII1_ID_MODE_N_MASK);
65903589234SNishanth Menon 		break;
66027d170afSNishanth Menon 	}
6618cac1471SNishanth Menon 	/* Setup I/O isolation */
6628cac1471SNishanth Menon 	ret = __recalibrate_iodelay_start();
6638cac1471SNishanth Menon 	if (ret)
6648cac1471SNishanth Menon 		goto err;
6658cac1471SNishanth Menon 
6668cac1471SNishanth Menon 	/* Do the muxing here */
6678cac1471SNishanth Menon 	do_set_mux32((*ctrl)->control_padconf_core_base, pads, npads);
6688cac1471SNishanth Menon 
6698cac1471SNishanth Menon 	/* Now do the weird minor deltas that should be safe */
6708cac1471SNishanth Menon 	if (delta_npads)
6718cac1471SNishanth Menon 		do_set_mux32((*ctrl)->control_padconf_core_base,
6728cac1471SNishanth Menon 			     delta_pads, delta_npads);
6738cac1471SNishanth Menon 
6748cac1471SNishanth Menon 	/* Setup IOdelay configuration */
6758cac1471SNishanth Menon 	ret = do_set_iodelay((*ctrl)->iodelay_config_base, iodelay, niodelays);
6768cac1471SNishanth Menon err:
6778cac1471SNishanth Menon 	/* Closeup.. remove isolation */
6788cac1471SNishanth Menon 	__recalibrate_iodelay_end(ret);
679706dd348SLokesh Vutla }
680706dd348SLokesh Vutla #endif
681706dd348SLokesh Vutla 
682687054a7SLokesh Vutla #if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_GENERIC_MMC)
683687054a7SLokesh Vutla int board_mmc_init(bd_t *bis)
684687054a7SLokesh Vutla {
685687054a7SLokesh Vutla 	omap_mmc_init(0, 0, 0, -1, -1);
686687054a7SLokesh Vutla 	omap_mmc_init(1, 0, 0, -1, -1);
687687054a7SLokesh Vutla 	return 0;
688687054a7SLokesh Vutla }
689687054a7SLokesh Vutla #endif
690b1e26e3bSMugunthan V N 
691a17188c1SKishon Vijay Abraham I #ifdef CONFIG_USB_DWC3
692a17188c1SKishon Vijay Abraham I static struct dwc3_device usb_otg_ss1 = {
693a17188c1SKishon Vijay Abraham I 	.maximum_speed = USB_SPEED_SUPER,
694a17188c1SKishon Vijay Abraham I 	.base = DRA7_USB_OTG_SS1_BASE,
695a17188c1SKishon Vijay Abraham I 	.tx_fifo_resize = false,
696a17188c1SKishon Vijay Abraham I 	.index = 0,
697a17188c1SKishon Vijay Abraham I };
698a17188c1SKishon Vijay Abraham I 
699a17188c1SKishon Vijay Abraham I static struct dwc3_omap_device usb_otg_ss1_glue = {
700a17188c1SKishon Vijay Abraham I 	.base = (void *)DRA7_USB_OTG_SS1_GLUE_BASE,
701a17188c1SKishon Vijay Abraham I 	.utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
702a17188c1SKishon Vijay Abraham I 	.index = 0,
703a17188c1SKishon Vijay Abraham I };
704a17188c1SKishon Vijay Abraham I 
705a17188c1SKishon Vijay Abraham I static struct ti_usb_phy_device usb_phy1_device = {
706a17188c1SKishon Vijay Abraham I 	.pll_ctrl_base = (void *)DRA7_USB3_PHY1_PLL_CTRL,
707a17188c1SKishon Vijay Abraham I 	.usb2_phy_power = (void *)DRA7_USB2_PHY1_POWER,
708a17188c1SKishon Vijay Abraham I 	.usb3_phy_power = (void *)DRA7_USB3_PHY1_POWER,
709a17188c1SKishon Vijay Abraham I 	.index = 0,
710a17188c1SKishon Vijay Abraham I };
711a17188c1SKishon Vijay Abraham I 
712a17188c1SKishon Vijay Abraham I static struct dwc3_device usb_otg_ss2 = {
713a17188c1SKishon Vijay Abraham I 	.maximum_speed = USB_SPEED_SUPER,
714a17188c1SKishon Vijay Abraham I 	.base = DRA7_USB_OTG_SS2_BASE,
715a17188c1SKishon Vijay Abraham I 	.tx_fifo_resize = false,
716a17188c1SKishon Vijay Abraham I 	.index = 1,
717a17188c1SKishon Vijay Abraham I };
718a17188c1SKishon Vijay Abraham I 
719a17188c1SKishon Vijay Abraham I static struct dwc3_omap_device usb_otg_ss2_glue = {
720a17188c1SKishon Vijay Abraham I 	.base = (void *)DRA7_USB_OTG_SS2_GLUE_BASE,
721a17188c1SKishon Vijay Abraham I 	.utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
722a17188c1SKishon Vijay Abraham I 	.index = 1,
723a17188c1SKishon Vijay Abraham I };
724a17188c1SKishon Vijay Abraham I 
725a17188c1SKishon Vijay Abraham I static struct ti_usb_phy_device usb_phy2_device = {
726a17188c1SKishon Vijay Abraham I 	.usb2_phy_power = (void *)DRA7_USB2_PHY2_POWER,
727a17188c1SKishon Vijay Abraham I 	.index = 1,
728a17188c1SKishon Vijay Abraham I };
729a17188c1SKishon Vijay Abraham I 
730a17188c1SKishon Vijay Abraham I int board_usb_init(int index, enum usb_init_type init)
731a17188c1SKishon Vijay Abraham I {
7326f1af1e3SKishon Vijay Abraham I 	enable_usb_clocks(index);
733a17188c1SKishon Vijay Abraham I 	switch (index) {
734a17188c1SKishon Vijay Abraham I 	case 0:
735a17188c1SKishon Vijay Abraham I 		if (init == USB_INIT_DEVICE) {
736a17188c1SKishon Vijay Abraham I 			usb_otg_ss1.dr_mode = USB_DR_MODE_PERIPHERAL;
737a17188c1SKishon Vijay Abraham I 			usb_otg_ss1_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
738a17188c1SKishon Vijay Abraham I 		} else {
739a17188c1SKishon Vijay Abraham I 			usb_otg_ss1.dr_mode = USB_DR_MODE_HOST;
740a17188c1SKishon Vijay Abraham I 			usb_otg_ss1_glue.vbus_id_status = OMAP_DWC3_ID_GROUND;
741a17188c1SKishon Vijay Abraham I 		}
742a17188c1SKishon Vijay Abraham I 
743a17188c1SKishon Vijay Abraham I 		ti_usb_phy_uboot_init(&usb_phy1_device);
744a17188c1SKishon Vijay Abraham I 		dwc3_omap_uboot_init(&usb_otg_ss1_glue);
745a17188c1SKishon Vijay Abraham I 		dwc3_uboot_init(&usb_otg_ss1);
746a17188c1SKishon Vijay Abraham I 		break;
747a17188c1SKishon Vijay Abraham I 	case 1:
748a17188c1SKishon Vijay Abraham I 		if (init == USB_INIT_DEVICE) {
749a17188c1SKishon Vijay Abraham I 			usb_otg_ss2.dr_mode = USB_DR_MODE_PERIPHERAL;
750a17188c1SKishon Vijay Abraham I 			usb_otg_ss2_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
751a17188c1SKishon Vijay Abraham I 		} else {
752a17188c1SKishon Vijay Abraham I 			usb_otg_ss2.dr_mode = USB_DR_MODE_HOST;
753a17188c1SKishon Vijay Abraham I 			usb_otg_ss2_glue.vbus_id_status = OMAP_DWC3_ID_GROUND;
754a17188c1SKishon Vijay Abraham I 		}
755a17188c1SKishon Vijay Abraham I 
756a17188c1SKishon Vijay Abraham I 		ti_usb_phy_uboot_init(&usb_phy2_device);
757a17188c1SKishon Vijay Abraham I 		dwc3_omap_uboot_init(&usb_otg_ss2_glue);
758a17188c1SKishon Vijay Abraham I 		dwc3_uboot_init(&usb_otg_ss2);
759a17188c1SKishon Vijay Abraham I 		break;
760a17188c1SKishon Vijay Abraham I 	default:
761a17188c1SKishon Vijay Abraham I 		printf("Invalid Controller Index\n");
762a17188c1SKishon Vijay Abraham I 	}
763a17188c1SKishon Vijay Abraham I 
764a17188c1SKishon Vijay Abraham I 	return 0;
765a17188c1SKishon Vijay Abraham I }
766a17188c1SKishon Vijay Abraham I 
767a17188c1SKishon Vijay Abraham I int board_usb_cleanup(int index, enum usb_init_type init)
768a17188c1SKishon Vijay Abraham I {
769a17188c1SKishon Vijay Abraham I 	switch (index) {
770a17188c1SKishon Vijay Abraham I 	case 0:
771a17188c1SKishon Vijay Abraham I 	case 1:
772a17188c1SKishon Vijay Abraham I 		ti_usb_phy_uboot_exit(index);
773a17188c1SKishon Vijay Abraham I 		dwc3_uboot_exit(index);
774a17188c1SKishon Vijay Abraham I 		dwc3_omap_uboot_exit(index);
775a17188c1SKishon Vijay Abraham I 		break;
776a17188c1SKishon Vijay Abraham I 	default:
777a17188c1SKishon Vijay Abraham I 		printf("Invalid Controller Index\n");
778a17188c1SKishon Vijay Abraham I 	}
7796f1af1e3SKishon Vijay Abraham I 	disable_usb_clocks(index);
780a17188c1SKishon Vijay Abraham I 	return 0;
781a17188c1SKishon Vijay Abraham I }
782a17188c1SKishon Vijay Abraham I 
7832d48aa69SKishon Vijay Abraham I int usb_gadget_handle_interrupts(int index)
784a17188c1SKishon Vijay Abraham I {
785a17188c1SKishon Vijay Abraham I 	u32 status;
786a17188c1SKishon Vijay Abraham I 
7872d48aa69SKishon Vijay Abraham I 	status = dwc3_omap_uboot_interrupt_status(index);
788a17188c1SKishon Vijay Abraham I 	if (status)
7892d48aa69SKishon Vijay Abraham I 		dwc3_uboot_handle_interrupt(index);
790a17188c1SKishon Vijay Abraham I 
791a17188c1SKishon Vijay Abraham I 	return 0;
792a17188c1SKishon Vijay Abraham I }
793a17188c1SKishon Vijay Abraham I #endif
794a17188c1SKishon Vijay Abraham I 
79579b079f3STom Rini #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_OS_BOOT)
79679b079f3STom Rini int spl_start_uboot(void)
79779b079f3STom Rini {
79879b079f3STom Rini 	/* break into full u-boot on 'c' */
79979b079f3STom Rini 	if (serial_tstc() && serial_getc() == 'c')
80079b079f3STom Rini 		return 1;
80179b079f3STom Rini 
80279b079f3STom Rini #ifdef CONFIG_SPL_ENV_SUPPORT
80379b079f3STom Rini 	env_init();
80479b079f3STom Rini 	env_relocate_spec();
80579b079f3STom Rini 	if (getenv_yesno("boot_os") != 1)
80679b079f3STom Rini 		return 1;
80779b079f3STom Rini #endif
80879b079f3STom Rini 
80979b079f3STom Rini 	return 0;
81079b079f3STom Rini }
81179b079f3STom Rini #endif
81279b079f3STom Rini 
813b1e26e3bSMugunthan V N #ifdef CONFIG_DRIVER_TI_CPSW
8144c8014b9SMugunthan V N extern u32 *const omap_si_rev;
8154c8014b9SMugunthan V N 
816b1e26e3bSMugunthan V N static void cpsw_control(int enabled)
817b1e26e3bSMugunthan V N {
818b1e26e3bSMugunthan V N 	/* VTP can be added here */
819b1e26e3bSMugunthan V N 
820b1e26e3bSMugunthan V N 	return;
821b1e26e3bSMugunthan V N }
822b1e26e3bSMugunthan V N 
823b1e26e3bSMugunthan V N static struct cpsw_slave_data cpsw_slaves[] = {
824b1e26e3bSMugunthan V N 	{
825b1e26e3bSMugunthan V N 		.slave_reg_ofs	= 0x208,
826b1e26e3bSMugunthan V N 		.sliver_reg_ofs	= 0xd80,
8279c653aadSMugunthan V N 		.phy_addr	= 2,
828b1e26e3bSMugunthan V N 	},
829b1e26e3bSMugunthan V N 	{
830b1e26e3bSMugunthan V N 		.slave_reg_ofs	= 0x308,
831b1e26e3bSMugunthan V N 		.sliver_reg_ofs	= 0xdc0,
8329c653aadSMugunthan V N 		.phy_addr	= 3,
833b1e26e3bSMugunthan V N 	},
834b1e26e3bSMugunthan V N };
835b1e26e3bSMugunthan V N 
836b1e26e3bSMugunthan V N static struct cpsw_platform_data cpsw_data = {
837b1e26e3bSMugunthan V N 	.mdio_base		= CPSW_MDIO_BASE,
838b1e26e3bSMugunthan V N 	.cpsw_base		= CPSW_BASE,
839b1e26e3bSMugunthan V N 	.mdio_div		= 0xff,
840b1e26e3bSMugunthan V N 	.channels		= 8,
841b1e26e3bSMugunthan V N 	.cpdma_reg_ofs		= 0x800,
8424c8014b9SMugunthan V N 	.slaves			= 2,
843b1e26e3bSMugunthan V N 	.slave_data		= cpsw_slaves,
844b1e26e3bSMugunthan V N 	.ale_reg_ofs		= 0xd00,
845b1e26e3bSMugunthan V N 	.ale_entries		= 1024,
846b1e26e3bSMugunthan V N 	.host_port_reg_ofs	= 0x108,
847b1e26e3bSMugunthan V N 	.hw_stats_reg_ofs	= 0x900,
848b1e26e3bSMugunthan V N 	.bd_ram_ofs		= 0x2000,
849b1e26e3bSMugunthan V N 	.mac_control		= (1 << 5),
850b1e26e3bSMugunthan V N 	.control		= cpsw_control,
851b1e26e3bSMugunthan V N 	.host_port_num		= 0,
852b1e26e3bSMugunthan V N 	.version		= CPSW_CTRL_VERSION_2,
853b1e26e3bSMugunthan V N };
854b1e26e3bSMugunthan V N 
855b1e26e3bSMugunthan V N int board_eth_init(bd_t *bis)
856b1e26e3bSMugunthan V N {
857b1e26e3bSMugunthan V N 	int ret;
858b1e26e3bSMugunthan V N 	uint8_t mac_addr[6];
859b1e26e3bSMugunthan V N 	uint32_t mac_hi, mac_lo;
860b1e26e3bSMugunthan V N 	uint32_t ctrl_val;
861b1e26e3bSMugunthan V N 
862b1e26e3bSMugunthan V N 	/* try reading mac address from efuse */
863b1e26e3bSMugunthan V N 	mac_lo = readl((*ctrl)->control_core_mac_id_0_lo);
864b1e26e3bSMugunthan V N 	mac_hi = readl((*ctrl)->control_core_mac_id_0_hi);
865e0a1d598SMugunthan V N 	mac_addr[0] = (mac_hi & 0xFF0000) >> 16;
866b1e26e3bSMugunthan V N 	mac_addr[1] = (mac_hi & 0xFF00) >> 8;
867e0a1d598SMugunthan V N 	mac_addr[2] = mac_hi & 0xFF;
868e0a1d598SMugunthan V N 	mac_addr[3] = (mac_lo & 0xFF0000) >> 16;
869b1e26e3bSMugunthan V N 	mac_addr[4] = (mac_lo & 0xFF00) >> 8;
870e0a1d598SMugunthan V N 	mac_addr[5] = mac_lo & 0xFF;
871b1e26e3bSMugunthan V N 
872b1e26e3bSMugunthan V N 	if (!getenv("ethaddr")) {
873b1e26e3bSMugunthan V N 		printf("<ethaddr> not set. Validating first E-fuse MAC\n");
874b1e26e3bSMugunthan V N 
8750adb5b76SJoe Hershberger 		if (is_valid_ethaddr(mac_addr))
876b1e26e3bSMugunthan V N 			eth_setenv_enetaddr("ethaddr", mac_addr);
877b1e26e3bSMugunthan V N 	}
8788feb37b9SMugunthan V N 
8798feb37b9SMugunthan V N 	mac_lo = readl((*ctrl)->control_core_mac_id_1_lo);
8808feb37b9SMugunthan V N 	mac_hi = readl((*ctrl)->control_core_mac_id_1_hi);
8818feb37b9SMugunthan V N 	mac_addr[0] = (mac_hi & 0xFF0000) >> 16;
8828feb37b9SMugunthan V N 	mac_addr[1] = (mac_hi & 0xFF00) >> 8;
8838feb37b9SMugunthan V N 	mac_addr[2] = mac_hi & 0xFF;
8848feb37b9SMugunthan V N 	mac_addr[3] = (mac_lo & 0xFF0000) >> 16;
8858feb37b9SMugunthan V N 	mac_addr[4] = (mac_lo & 0xFF00) >> 8;
8868feb37b9SMugunthan V N 	mac_addr[5] = mac_lo & 0xFF;
8878feb37b9SMugunthan V N 
8888feb37b9SMugunthan V N 	if (!getenv("eth1addr")) {
8890adb5b76SJoe Hershberger 		if (is_valid_ethaddr(mac_addr))
8908feb37b9SMugunthan V N 			eth_setenv_enetaddr("eth1addr", mac_addr);
8918feb37b9SMugunthan V N 	}
8928feb37b9SMugunthan V N 
893b1e26e3bSMugunthan V N 	ctrl_val = readl((*ctrl)->control_core_control_io1) & (~0x33);
894b1e26e3bSMugunthan V N 	ctrl_val |= 0x22;
895b1e26e3bSMugunthan V N 	writel(ctrl_val, (*ctrl)->control_core_control_io1);
896b1e26e3bSMugunthan V N 
8974c8014b9SMugunthan V N 	if (*omap_si_rev == DRA722_ES1_0)
8984c8014b9SMugunthan V N 		cpsw_data.active_slave = 1;
8994c8014b9SMugunthan V N 
90039fbac91SDan Murphy 	if (board_is_dra72x_revc_or_later()) {
90139fbac91SDan Murphy 		cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RGMII_ID;
90239fbac91SDan Murphy 		cpsw_slaves[1].phy_if = PHY_INTERFACE_MODE_RGMII_ID;
90339fbac91SDan Murphy 	}
90439fbac91SDan Murphy 
905b1e26e3bSMugunthan V N 	ret = cpsw_register(&cpsw_data);
906b1e26e3bSMugunthan V N 	if (ret < 0)
907b1e26e3bSMugunthan V N 		printf("Error %d registering CPSW switch\n", ret);
908b1e26e3bSMugunthan V N 
909b1e26e3bSMugunthan V N 	return ret;
910b1e26e3bSMugunthan V N }
911b1e26e3bSMugunthan V N #endif
9127b922523SLokesh Vutla 
9137b922523SLokesh Vutla #ifdef CONFIG_BOARD_EARLY_INIT_F
9147b922523SLokesh Vutla /* VTT regulator enable */
9157b922523SLokesh Vutla static inline void vtt_regulator_enable(void)
9167b922523SLokesh Vutla {
9177b922523SLokesh Vutla 	if (omap_hw_init_context() == OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL)
9187b922523SLokesh Vutla 		return;
9197b922523SLokesh Vutla 
9207b922523SLokesh Vutla 	/* Do not enable VTT for DRA722 */
9216b1c14bbSRavi Babu 	if (is_dra72x())
9227b922523SLokesh Vutla 		return;
9237b922523SLokesh Vutla 
9247b922523SLokesh Vutla 	/*
9257b922523SLokesh Vutla 	 * EVM Rev G and later use gpio7_11 for DDR3 termination.
9267b922523SLokesh Vutla 	 * This is safe enough to do on older revs.
9277b922523SLokesh Vutla 	 */
9287b922523SLokesh Vutla 	gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
9297b922523SLokesh Vutla 	gpio_direction_output(GPIO_DDR_VTT_EN, 1);
9307b922523SLokesh Vutla }
9317b922523SLokesh Vutla 
9327b922523SLokesh Vutla int board_early_init_f(void)
9337b922523SLokesh Vutla {
9347b922523SLokesh Vutla 	vtt_regulator_enable();
9357b922523SLokesh Vutla 	return 0;
9367b922523SLokesh Vutla }
9377b922523SLokesh Vutla #endif
93862a09f05SDaniel Allred 
93962a09f05SDaniel Allred #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
94062a09f05SDaniel Allred int ft_board_setup(void *blob, bd_t *bd)
94162a09f05SDaniel Allred {
94262a09f05SDaniel Allred 	ft_cpu_setup(blob, bd);
94362a09f05SDaniel Allred 
94462a09f05SDaniel Allred 	return 0;
94562a09f05SDaniel Allred }
94662a09f05SDaniel Allred #endif
94709da87daSLokesh Vutla 
94809da87daSLokesh Vutla #ifdef CONFIG_SPL_LOAD_FIT
94909da87daSLokesh Vutla int board_fit_config_name_match(const char *name)
95009da87daSLokesh Vutla {
951e8131386SMugunthan V N 	if (is_dra72x()) {
952*40de70fbSLokesh Vutla 		if (board_is_dra71x_evm()) {
953*40de70fbSLokesh Vutla 			if (!strcmp(name, "dra71-evm"))
954*40de70fbSLokesh Vutla 				return 0;
955*40de70fbSLokesh Vutla 		}else if(board_is_dra72x_revc_or_later()) {
956e8131386SMugunthan V N 			if (!strcmp(name, "dra72-evm-revc"))
95709da87daSLokesh Vutla 				return 0;
958e8131386SMugunthan V N 		} else if (!strcmp(name, "dra72-evm")) {
95909da87daSLokesh Vutla 			return 0;
960e8131386SMugunthan V N 		}
961e8131386SMugunthan V N 	} else if (!is_dra72x() && !strcmp(name, "dra7-evm")) {
962e8131386SMugunthan V N 		return 0;
963e8131386SMugunthan V N 	}
964e8131386SMugunthan V N 
96509da87daSLokesh Vutla 	return -1;
96609da87daSLokesh Vutla }
96709da87daSLokesh Vutla #endif
96817c29873SAndreas Dannenberg 
96917c29873SAndreas Dannenberg #ifdef CONFIG_TI_SECURE_DEVICE
97017c29873SAndreas Dannenberg void board_fit_image_post_process(void **p_image, size_t *p_size)
97117c29873SAndreas Dannenberg {
97217c29873SAndreas Dannenberg 	secure_boot_verify_image(p_image, p_size);
97317c29873SAndreas Dannenberg }
9740fcc5207SAndrew F. Davis 
9750fcc5207SAndrew F. Davis void board_tee_image_process(ulong tee_image, size_t tee_size)
9760fcc5207SAndrew F. Davis {
9770fcc5207SAndrew F. Davis 	secure_tee_install((u32)tee_image);
9780fcc5207SAndrew F. Davis }
9790fcc5207SAndrew F. Davis 
9800fcc5207SAndrew F. Davis U_BOOT_FIT_LOADABLE_HANDLER(IH_TYPE_TEE, board_tee_image_process);
98117c29873SAndreas Dannenberg #endif
982