xref: /rk3399_rockchip-uboot/board/ti/dra7xx/evm.c (revision 1a4f6af8bfd44c8ae6e87a81ff125eed47042cc5)
1687054a7SLokesh Vutla /*
2687054a7SLokesh Vutla  * (C) Copyright 2013
3687054a7SLokesh Vutla  * Texas Instruments Incorporated, <www.ti.com>
4687054a7SLokesh Vutla  *
5687054a7SLokesh Vutla  * Lokesh Vutla <lokeshvutla@ti.com>
6687054a7SLokesh Vutla  *
7687054a7SLokesh Vutla  * Based on previous work by:
8687054a7SLokesh Vutla  * Aneesh V       <aneesh@ti.com>
9687054a7SLokesh Vutla  * Steve Sakoman  <steve@sakoman.com>
10687054a7SLokesh Vutla  *
111a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
12687054a7SLokesh Vutla  */
13687054a7SLokesh Vutla #include <common.h>
14cb199102SNishanth Menon #include <palmas.h>
15e9024ef2SDan Murphy #include <sata.h>
1625afe55dSLokesh Vutla #include <linux/string.h>
177b922523SLokesh Vutla #include <asm/gpio.h>
18a17188c1SKishon Vijay Abraham I #include <usb.h>
19a17188c1SKishon Vijay Abraham I #include <linux/usb/gadget.h>
2017c29873SAndreas Dannenberg #include <asm/omap_common.h>
2117c29873SAndreas Dannenberg #include <asm/omap_sec_common.h>
227b922523SLokesh Vutla #include <asm/arch/gpio.h>
23706dd348SLokesh Vutla #include <asm/arch/dra7xx_iodelay.h>
24a7638833SLokesh Vutla #include <asm/emif.h>
25687054a7SLokesh Vutla #include <asm/arch/sys_proto.h>
26687054a7SLokesh Vutla #include <asm/arch/mmc_host_def.h>
2721914ee6SRoger Quadros #include <asm/arch/sata.h>
2879b079f3STom Rini #include <environment.h>
29a17188c1SKishon Vijay Abraham I #include <dwc3-uboot.h>
30a17188c1SKishon Vijay Abraham I #include <dwc3-omap-uboot.h>
31a17188c1SKishon Vijay Abraham I #include <ti-usb-phy-uboot.h>
3239fbac91SDan Murphy #include <miiphy.h>
33687054a7SLokesh Vutla 
34687054a7SLokesh Vutla #include "mux_data.h"
3525afe55dSLokesh Vutla #include "../common/board_detect.h"
3625afe55dSLokesh Vutla 
3725afe55dSLokesh Vutla #define board_is_dra74x_evm()		board_ti_is("5777xCPU")
386b1c14bbSRavi Babu #define board_is_dra72x_evm()		board_ti_is("DRA72x-T")
39463dd225SLokesh Vutla #define board_is_dra71x_evm()		board_ti_is("DRA79x,D")
401053a769SMugunthan V N #define board_is_dra74x_revh_or_later() (board_is_dra74x_evm() &&	\
411053a769SMugunthan V N 				(strncmp("H", board_ti_get_rev(), 1) <= 0))
421053a769SMugunthan V N #define board_is_dra72x_revc_or_later() (board_is_dra72x_evm() &&	\
431053a769SMugunthan V N 				(strncmp("C", board_ti_get_rev(), 1) <= 0))
44c4a2736cSLokesh Vutla #define board_ti_get_emif_size()	board_ti_get_emif1_size() +	\
45c4a2736cSLokesh Vutla 					board_ti_get_emif2_size()
46687054a7SLokesh Vutla 
47b1e26e3bSMugunthan V N #ifdef CONFIG_DRIVER_TI_CPSW
48b1e26e3bSMugunthan V N #include <cpsw.h>
49b1e26e3bSMugunthan V N #endif
50b1e26e3bSMugunthan V N 
51687054a7SLokesh Vutla DECLARE_GLOBAL_DATA_PTR;
52687054a7SLokesh Vutla 
537b922523SLokesh Vutla /* GPIO 7_11 */
547b922523SLokesh Vutla #define GPIO_DDR_VTT_EN 203
557b922523SLokesh Vutla 
5625afe55dSLokesh Vutla #define SYSINFO_BOARD_NAME_MAX_LEN	37
5725afe55dSLokesh Vutla 
58687054a7SLokesh Vutla const struct omap_sysinfo sysinfo = {
5925afe55dSLokesh Vutla 	"Board: UNKNOWN(DRA7 EVM) REV UNKNOWN\n"
60687054a7SLokesh Vutla };
61687054a7SLokesh Vutla 
62a7638833SLokesh Vutla static const struct emif_regs emif1_ddr3_532_mhz_1cs = {
63a7638833SLokesh Vutla 	.sdram_config_init              = 0x61851ab2,
64a7638833SLokesh Vutla 	.sdram_config                   = 0x61851ab2,
65a7638833SLokesh Vutla 	.sdram_config2			= 0x08000000,
66a7638833SLokesh Vutla 	.ref_ctrl                       = 0x000040F1,
67a7638833SLokesh Vutla 	.ref_ctrl_final			= 0x00001035,
68a7638833SLokesh Vutla 	.sdram_tim1                     = 0xCCCF36B3,
69a7638833SLokesh Vutla 	.sdram_tim2                     = 0x308F7FDA,
70a7638833SLokesh Vutla 	.sdram_tim3                     = 0x427F88A8,
71a7638833SLokesh Vutla 	.read_idle_ctrl                 = 0x00050000,
72a7638833SLokesh Vutla 	.zq_config                      = 0x0007190B,
73a7638833SLokesh Vutla 	.temp_alert_config              = 0x00000000,
74a7638833SLokesh Vutla 	.emif_ddr_phy_ctlr_1_init       = 0x0024400B,
75a7638833SLokesh Vutla 	.emif_ddr_phy_ctlr_1            = 0x0E24400B,
76a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_1        = 0x10040100,
77a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_2        = 0x00910091,
78a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_3        = 0x00950095,
79a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_4        = 0x009B009B,
80a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_5        = 0x009E009E,
81a7638833SLokesh Vutla 	.emif_rd_wr_lvl_rmp_win         = 0x00000000,
82a7638833SLokesh Vutla 	.emif_rd_wr_lvl_rmp_ctl         = 0x80000000,
83a7638833SLokesh Vutla 	.emif_rd_wr_lvl_ctl             = 0x00000000,
84a7638833SLokesh Vutla 	.emif_rd_wr_exec_thresh         = 0x00000305
85a7638833SLokesh Vutla };
86a7638833SLokesh Vutla 
87a7638833SLokesh Vutla static const struct emif_regs emif2_ddr3_532_mhz_1cs = {
88a7638833SLokesh Vutla 	.sdram_config_init              = 0x61851B32,
89a7638833SLokesh Vutla 	.sdram_config                   = 0x61851B32,
90a7638833SLokesh Vutla 	.sdram_config2			= 0x08000000,
91a7638833SLokesh Vutla 	.ref_ctrl                       = 0x000040F1,
92a7638833SLokesh Vutla 	.ref_ctrl_final			= 0x00001035,
93a7638833SLokesh Vutla 	.sdram_tim1                     = 0xCCCF36B3,
94a7638833SLokesh Vutla 	.sdram_tim2                     = 0x308F7FDA,
95a7638833SLokesh Vutla 	.sdram_tim3                     = 0x427F88A8,
96a7638833SLokesh Vutla 	.read_idle_ctrl                 = 0x00050000,
97a7638833SLokesh Vutla 	.zq_config                      = 0x0007190B,
98a7638833SLokesh Vutla 	.temp_alert_config              = 0x00000000,
99a7638833SLokesh Vutla 	.emif_ddr_phy_ctlr_1_init       = 0x0024400B,
100a7638833SLokesh Vutla 	.emif_ddr_phy_ctlr_1            = 0x0E24400B,
101a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_1        = 0x10040100,
102a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_2        = 0x00910091,
103a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_3        = 0x00950095,
104a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_4        = 0x009B009B,
105a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_5        = 0x009E009E,
106a7638833SLokesh Vutla 	.emif_rd_wr_lvl_rmp_win         = 0x00000000,
107a7638833SLokesh Vutla 	.emif_rd_wr_lvl_rmp_ctl         = 0x80000000,
108a7638833SLokesh Vutla 	.emif_rd_wr_lvl_ctl             = 0x00000000,
109a7638833SLokesh Vutla 	.emif_rd_wr_exec_thresh         = 0x00000305
110a7638833SLokesh Vutla };
111a7638833SLokesh Vutla 
112a7638833SLokesh Vutla static const struct emif_regs emif_1_regs_ddr3_666_mhz_1cs_dra_es1 = {
113a7638833SLokesh Vutla 	.sdram_config_init              = 0x61862B32,
114a7638833SLokesh Vutla 	.sdram_config                   = 0x61862B32,
115a7638833SLokesh Vutla 	.sdram_config2			= 0x08000000,
116a7638833SLokesh Vutla 	.ref_ctrl                       = 0x0000514C,
117a7638833SLokesh Vutla 	.ref_ctrl_final			= 0x0000144A,
118a7638833SLokesh Vutla 	.sdram_tim1                     = 0xD113781C,
119a7638833SLokesh Vutla 	.sdram_tim2                     = 0x30717FE3,
120a7638833SLokesh Vutla 	.sdram_tim3                     = 0x409F86A8,
121a7638833SLokesh Vutla 	.read_idle_ctrl                 = 0x00050000,
122a7638833SLokesh Vutla 	.zq_config                      = 0x5007190B,
123a7638833SLokesh Vutla 	.temp_alert_config              = 0x00000000,
124a7638833SLokesh Vutla 	.emif_ddr_phy_ctlr_1_init       = 0x0024400D,
125a7638833SLokesh Vutla 	.emif_ddr_phy_ctlr_1            = 0x0E24400D,
126a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_1        = 0x10040100,
127a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_2        = 0x00A400A4,
128a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_3        = 0x00A900A9,
129a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_4        = 0x00B000B0,
130a7638833SLokesh Vutla 	.emif_ddr_ext_phy_ctrl_5        = 0x00B000B0,
131a7638833SLokesh Vutla 	.emif_rd_wr_lvl_rmp_win         = 0x00000000,
132a7638833SLokesh Vutla 	.emif_rd_wr_lvl_rmp_ctl         = 0x80000000,
133a7638833SLokesh Vutla 	.emif_rd_wr_lvl_ctl             = 0x00000000,
134a7638833SLokesh Vutla 	.emif_rd_wr_exec_thresh         = 0x00000305
135a7638833SLokesh Vutla };
136a7638833SLokesh Vutla 
1376b1c14bbSRavi Babu const struct emif_regs emif_1_regs_ddr3_666_mhz_1cs_dra_es2 = {
1386b1c14bbSRavi Babu 	.sdram_config_init              = 0x61862BB2,
1396b1c14bbSRavi Babu 	.sdram_config                   = 0x61862BB2,
1406b1c14bbSRavi Babu 	.sdram_config2			= 0x00000000,
1416b1c14bbSRavi Babu 	.ref_ctrl                       = 0x0000514D,
1426b1c14bbSRavi Babu 	.ref_ctrl_final			= 0x0000144A,
1436b1c14bbSRavi Babu 	.sdram_tim1                     = 0xD1137824,
1446b1c14bbSRavi Babu 	.sdram_tim2                     = 0x30B37FE3,
1456b1c14bbSRavi Babu 	.sdram_tim3                     = 0x409F8AD8,
1466b1c14bbSRavi Babu 	.read_idle_ctrl                 = 0x00050000,
1476b1c14bbSRavi Babu 	.zq_config                      = 0x5007190B,
1486b1c14bbSRavi Babu 	.temp_alert_config              = 0x00000000,
1496b1c14bbSRavi Babu 	.emif_ddr_phy_ctlr_1_init       = 0x0824400E,
1506b1c14bbSRavi Babu 	.emif_ddr_phy_ctlr_1            = 0x0E24400E,
1516b1c14bbSRavi Babu 	.emif_ddr_ext_phy_ctrl_1        = 0x04040100,
1526b1c14bbSRavi Babu 	.emif_ddr_ext_phy_ctrl_2        = 0x006B009F,
1536b1c14bbSRavi Babu 	.emif_ddr_ext_phy_ctrl_3        = 0x006B00A2,
1546b1c14bbSRavi Babu 	.emif_ddr_ext_phy_ctrl_4        = 0x006B00A8,
1556b1c14bbSRavi Babu 	.emif_ddr_ext_phy_ctrl_5        = 0x006B00A8,
1566b1c14bbSRavi Babu 	.emif_rd_wr_lvl_rmp_win         = 0x00000000,
1576b1c14bbSRavi Babu 	.emif_rd_wr_lvl_rmp_ctl         = 0x80000000,
1586b1c14bbSRavi Babu 	.emif_rd_wr_lvl_ctl             = 0x00000000,
1596b1c14bbSRavi Babu 	.emif_rd_wr_exec_thresh         = 0x00000305
1606b1c14bbSRavi Babu };
1616b1c14bbSRavi Babu 
162c4a2736cSLokesh Vutla const struct emif_regs emif1_ddr3_532_mhz_1cs_2G = {
163c4a2736cSLokesh Vutla 	.sdram_config_init              = 0x61851ab2,
164c4a2736cSLokesh Vutla 	.sdram_config                   = 0x61851ab2,
165c4a2736cSLokesh Vutla 	.sdram_config2			= 0x08000000,
166c4a2736cSLokesh Vutla 	.ref_ctrl                       = 0x000040F1,
167c4a2736cSLokesh Vutla 	.ref_ctrl_final			= 0x00001035,
168c4a2736cSLokesh Vutla 	.sdram_tim1                     = 0xCCCF36B3,
169c4a2736cSLokesh Vutla 	.sdram_tim2                     = 0x30BF7FDA,
170c4a2736cSLokesh Vutla 	.sdram_tim3                     = 0x427F8BA8,
171c4a2736cSLokesh Vutla 	.read_idle_ctrl                 = 0x00050000,
172c4a2736cSLokesh Vutla 	.zq_config                      = 0x0007190B,
173c4a2736cSLokesh Vutla 	.temp_alert_config              = 0x00000000,
174c4a2736cSLokesh Vutla 	.emif_ddr_phy_ctlr_1_init       = 0x0024400B,
175c4a2736cSLokesh Vutla 	.emif_ddr_phy_ctlr_1            = 0x0E24400B,
176c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_1        = 0x10040100,
177c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_2        = 0x00910091,
178c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_3        = 0x00950095,
179c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_4        = 0x009B009B,
180c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_5        = 0x009E009E,
181c4a2736cSLokesh Vutla 	.emif_rd_wr_lvl_rmp_win         = 0x00000000,
182c4a2736cSLokesh Vutla 	.emif_rd_wr_lvl_rmp_ctl         = 0x80000000,
183c4a2736cSLokesh Vutla 	.emif_rd_wr_lvl_ctl             = 0x00000000,
184c4a2736cSLokesh Vutla 	.emif_rd_wr_exec_thresh         = 0x00000305
185c4a2736cSLokesh Vutla };
186c4a2736cSLokesh Vutla 
187c4a2736cSLokesh Vutla const struct emif_regs emif2_ddr3_532_mhz_1cs_2G = {
188c4a2736cSLokesh Vutla 	.sdram_config_init              = 0x61851B32,
189c4a2736cSLokesh Vutla 	.sdram_config                   = 0x61851B32,
190c4a2736cSLokesh Vutla 	.sdram_config2			= 0x08000000,
191c4a2736cSLokesh Vutla 	.ref_ctrl                       = 0x000040F1,
192c4a2736cSLokesh Vutla 	.ref_ctrl_final			= 0x00001035,
193c4a2736cSLokesh Vutla 	.sdram_tim1                     = 0xCCCF36B3,
194c4a2736cSLokesh Vutla 	.sdram_tim2                     = 0x308F7FDA,
195c4a2736cSLokesh Vutla 	.sdram_tim3                     = 0x427F88A8,
196c4a2736cSLokesh Vutla 	.read_idle_ctrl                 = 0x00050000,
197c4a2736cSLokesh Vutla 	.zq_config                      = 0x0007190B,
198c4a2736cSLokesh Vutla 	.temp_alert_config              = 0x00000000,
199c4a2736cSLokesh Vutla 	.emif_ddr_phy_ctlr_1_init       = 0x0024400B,
200c4a2736cSLokesh Vutla 	.emif_ddr_phy_ctlr_1            = 0x0E24400B,
201c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_1        = 0x10040100,
202c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_2        = 0x00910091,
203c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_3        = 0x00950095,
204c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_4        = 0x009B009B,
205c4a2736cSLokesh Vutla 	.emif_ddr_ext_phy_ctrl_5        = 0x009E009E,
206c4a2736cSLokesh Vutla 	.emif_rd_wr_lvl_rmp_win         = 0x00000000,
207c4a2736cSLokesh Vutla 	.emif_rd_wr_lvl_rmp_ctl         = 0x80000000,
208c4a2736cSLokesh Vutla 	.emif_rd_wr_lvl_ctl             = 0x00000000,
209c4a2736cSLokesh Vutla 	.emif_rd_wr_exec_thresh         = 0x00000305
210c4a2736cSLokesh Vutla };
211c4a2736cSLokesh Vutla 
emif_get_reg_dump(u32 emif_nr,const struct emif_regs ** regs)212a7638833SLokesh Vutla void emif_get_reg_dump(u32 emif_nr, const struct emif_regs **regs)
213a7638833SLokesh Vutla {
214c4a2736cSLokesh Vutla 	u64 ram_size;
215c4a2736cSLokesh Vutla 
216c4a2736cSLokesh Vutla 	ram_size = board_ti_get_emif_size();
217c4a2736cSLokesh Vutla 
218a7638833SLokesh Vutla 	switch (omap_revision()) {
219a7638833SLokesh Vutla 	case DRA752_ES1_0:
220a7638833SLokesh Vutla 	case DRA752_ES1_1:
221a7638833SLokesh Vutla 	case DRA752_ES2_0:
222a7638833SLokesh Vutla 		switch (emif_nr) {
223a7638833SLokesh Vutla 		case 1:
224c4a2736cSLokesh Vutla 			if (ram_size > CONFIG_MAX_MEM_MAPPED)
225c4a2736cSLokesh Vutla 				*regs = &emif1_ddr3_532_mhz_1cs_2G;
226c4a2736cSLokesh Vutla 			else
227a7638833SLokesh Vutla 				*regs = &emif1_ddr3_532_mhz_1cs;
228a7638833SLokesh Vutla 			break;
229a7638833SLokesh Vutla 		case 2:
230c4a2736cSLokesh Vutla 			if (ram_size > CONFIG_MAX_MEM_MAPPED)
231c4a2736cSLokesh Vutla 				*regs = &emif2_ddr3_532_mhz_1cs_2G;
232c4a2736cSLokesh Vutla 			else
233a7638833SLokesh Vutla 				*regs = &emif2_ddr3_532_mhz_1cs;
234a7638833SLokesh Vutla 			break;
235a7638833SLokesh Vutla 		}
236a7638833SLokesh Vutla 		break;
237a7638833SLokesh Vutla 	case DRA722_ES1_0:
2386b1c14bbSRavi Babu 	case DRA722_ES2_0:
2396b1c14bbSRavi Babu 		if (ram_size < CONFIG_MAX_MEM_MAPPED)
240a7638833SLokesh Vutla 			*regs = &emif_1_regs_ddr3_666_mhz_1cs_dra_es1;
2416b1c14bbSRavi Babu 		else
2426b1c14bbSRavi Babu 			*regs = &emif_1_regs_ddr3_666_mhz_1cs_dra_es2;
243a7638833SLokesh Vutla 		break;
244a7638833SLokesh Vutla 	default:
245a7638833SLokesh Vutla 		*regs = &emif1_ddr3_532_mhz_1cs;
246a7638833SLokesh Vutla 	}
247a7638833SLokesh Vutla }
248a7638833SLokesh Vutla 
249a7638833SLokesh Vutla static const struct dmm_lisa_map_regs lisa_map_dra7_1536MB = {
250a7638833SLokesh Vutla 	.dmm_lisa_map_0 = 0x0,
251a7638833SLokesh Vutla 	.dmm_lisa_map_1 = 0x80640300,
252a7638833SLokesh Vutla 	.dmm_lisa_map_2 = 0xC0500220,
253a7638833SLokesh Vutla 	.dmm_lisa_map_3 = 0xFF020100,
254a7638833SLokesh Vutla 	.is_ma_present	= 0x1
255a7638833SLokesh Vutla };
256a7638833SLokesh Vutla 
257a7638833SLokesh Vutla static const struct dmm_lisa_map_regs lisa_map_2G_x_2 = {
258a7638833SLokesh Vutla 	.dmm_lisa_map_0 = 0x0,
259a7638833SLokesh Vutla 	.dmm_lisa_map_1 = 0x0,
260a7638833SLokesh Vutla 	.dmm_lisa_map_2 = 0x80600100,
261a7638833SLokesh Vutla 	.dmm_lisa_map_3 = 0xFF020100,
262a7638833SLokesh Vutla 	.is_ma_present	= 0x1
263a7638833SLokesh Vutla };
264a7638833SLokesh Vutla 
265c4a2736cSLokesh Vutla const struct dmm_lisa_map_regs lisa_map_dra7_2GB = {
266c4a2736cSLokesh Vutla 	.dmm_lisa_map_0 = 0x0,
267c4a2736cSLokesh Vutla 	.dmm_lisa_map_1 = 0x0,
268c4a2736cSLokesh Vutla 	.dmm_lisa_map_2 = 0x80740300,
269c4a2736cSLokesh Vutla 	.dmm_lisa_map_3 = 0xFF020100,
270c4a2736cSLokesh Vutla 	.is_ma_present	= 0x1
271c4a2736cSLokesh Vutla };
272c4a2736cSLokesh Vutla 
2736b1c14bbSRavi Babu /*
2746b1c14bbSRavi Babu  * DRA722 EVM EMIF1 2GB CONFIGURATION
2756b1c14bbSRavi Babu  * EMIF1 4 devices of 512Mb x 8 Micron
2766b1c14bbSRavi Babu  */
2776b1c14bbSRavi Babu const struct dmm_lisa_map_regs lisa_map_2G_x_4 = {
2786b1c14bbSRavi Babu 	.dmm_lisa_map_0 = 0x0,
2796b1c14bbSRavi Babu 	.dmm_lisa_map_1 = 0x0,
2806b1c14bbSRavi Babu 	.dmm_lisa_map_2 = 0x80700100,
2816b1c14bbSRavi Babu 	.dmm_lisa_map_3 = 0xFF020100,
2826b1c14bbSRavi Babu 	.is_ma_present	= 0x1
2836b1c14bbSRavi Babu };
2846b1c14bbSRavi Babu 
emif_get_dmm_regs(const struct dmm_lisa_map_regs ** dmm_lisa_regs)285a7638833SLokesh Vutla void emif_get_dmm_regs(const struct dmm_lisa_map_regs **dmm_lisa_regs)
286a7638833SLokesh Vutla {
287c4a2736cSLokesh Vutla 	u64 ram_size;
288c4a2736cSLokesh Vutla 
289c4a2736cSLokesh Vutla 	ram_size = board_ti_get_emif_size();
290c4a2736cSLokesh Vutla 
291a7638833SLokesh Vutla 	switch (omap_revision()) {
292a7638833SLokesh Vutla 	case DRA752_ES1_0:
293a7638833SLokesh Vutla 	case DRA752_ES1_1:
294a7638833SLokesh Vutla 	case DRA752_ES2_0:
295c4a2736cSLokesh Vutla 		if (ram_size > CONFIG_MAX_MEM_MAPPED)
296c4a2736cSLokesh Vutla 			*dmm_lisa_regs = &lisa_map_dra7_2GB;
297c4a2736cSLokesh Vutla 		else
298a7638833SLokesh Vutla 			*dmm_lisa_regs = &lisa_map_dra7_1536MB;
299a7638833SLokesh Vutla 		break;
300a7638833SLokesh Vutla 	case DRA722_ES1_0:
3016b1c14bbSRavi Babu 	case DRA722_ES2_0:
302a7638833SLokesh Vutla 	default:
3036b1c14bbSRavi Babu 		if (ram_size < CONFIG_MAX_MEM_MAPPED)
304a7638833SLokesh Vutla 			*dmm_lisa_regs = &lisa_map_2G_x_2;
3056b1c14bbSRavi Babu 		else
3066b1c14bbSRavi Babu 			*dmm_lisa_regs = &lisa_map_2G_x_4;
3076b1c14bbSRavi Babu 		break;
308a7638833SLokesh Vutla 	}
309a7638833SLokesh Vutla }
310a7638833SLokesh Vutla 
3111428d832SKeerthy struct vcores_data dra752_volts = {
312beb71279SLokesh Vutla 	.mpu.value[OPP_NOM]	= VDD_MPU_DRA7_NOM,
313beb71279SLokesh Vutla 	.mpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_MPU_NOM,
3141428d832SKeerthy 	.mpu.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
3151428d832SKeerthy 	.mpu.addr	= TPS659038_REG_ADDR_SMPS12,
3161428d832SKeerthy 	.mpu.pmic	= &tps659038,
3171428d832SKeerthy 	.mpu.abb_tx_done_mask = OMAP_ABB_MPU_TXDONE_MASK,
3181428d832SKeerthy 
319beb71279SLokesh Vutla 	.eve.value[OPP_NOM]	= VDD_EVE_DRA7_NOM,
320beb71279SLokesh Vutla 	.eve.value[OPP_OD]	= VDD_EVE_DRA7_OD,
321beb71279SLokesh Vutla 	.eve.value[OPP_HIGH]	= VDD_EVE_DRA7_HIGH,
322beb71279SLokesh Vutla 	.eve.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_DSPEVE_NOM,
323beb71279SLokesh Vutla 	.eve.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_DSPEVE_OD,
324beb71279SLokesh Vutla 	.eve.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_DSPEVE_HIGH,
3251428d832SKeerthy 	.eve.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
3261428d832SKeerthy 	.eve.addr	= TPS659038_REG_ADDR_SMPS45,
3271428d832SKeerthy 	.eve.pmic	= &tps659038,
3281428d832SKeerthy 	.eve.abb_tx_done_mask = OMAP_ABB_EVE_TXDONE_MASK,
3291428d832SKeerthy 
330beb71279SLokesh Vutla 	.gpu.value[OPP_NOM]	= VDD_GPU_DRA7_NOM,
331beb71279SLokesh Vutla 	.gpu.value[OPP_OD]	= VDD_GPU_DRA7_OD,
332beb71279SLokesh Vutla 	.gpu.value[OPP_HIGH]	= VDD_GPU_DRA7_HIGH,
333beb71279SLokesh Vutla 	.gpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_GPU_NOM,
334beb71279SLokesh Vutla 	.gpu.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_GPU_OD,
335beb71279SLokesh Vutla 	.gpu.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_GPU_HIGH,
3361428d832SKeerthy 	.gpu.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
3371428d832SKeerthy 	.gpu.addr	= TPS659038_REG_ADDR_SMPS6,
3381428d832SKeerthy 	.gpu.pmic	= &tps659038,
3391428d832SKeerthy 	.gpu.abb_tx_done_mask = OMAP_ABB_GPU_TXDONE_MASK,
3401428d832SKeerthy 
341beb71279SLokesh Vutla 	.core.value[OPP_NOM]	= VDD_CORE_DRA7_NOM,
342beb71279SLokesh Vutla 	.core.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_CORE_NOM,
3431428d832SKeerthy 	.core.efuse.reg_bits = DRA752_EFUSE_REGBITS,
3441428d832SKeerthy 	.core.addr	= TPS659038_REG_ADDR_SMPS7,
3451428d832SKeerthy 	.core.pmic	= &tps659038,
3461428d832SKeerthy 
347beb71279SLokesh Vutla 	.iva.value[OPP_NOM]	= VDD_IVA_DRA7_NOM,
348beb71279SLokesh Vutla 	.iva.value[OPP_OD]	= VDD_IVA_DRA7_OD,
349beb71279SLokesh Vutla 	.iva.value[OPP_HIGH]	= VDD_IVA_DRA7_HIGH,
350beb71279SLokesh Vutla 	.iva.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_IVA_NOM,
351beb71279SLokesh Vutla 	.iva.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_IVA_OD,
352beb71279SLokesh Vutla 	.iva.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_IVA_HIGH,
3531428d832SKeerthy 	.iva.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
3541428d832SKeerthy 	.iva.addr	= TPS659038_REG_ADDR_SMPS8,
3551428d832SKeerthy 	.iva.pmic	= &tps659038,
3561428d832SKeerthy 	.iva.abb_tx_done_mask = OMAP_ABB_IVA_TXDONE_MASK,
3571428d832SKeerthy };
3581428d832SKeerthy 
3591428d832SKeerthy struct vcores_data dra722_volts = {
360beb71279SLokesh Vutla 	.mpu.value[OPP_NOM]	= VDD_MPU_DRA7_NOM,
361beb71279SLokesh Vutla 	.mpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_MPU_NOM,
3621428d832SKeerthy 	.mpu.efuse.reg_bits = DRA752_EFUSE_REGBITS,
3631428d832SKeerthy 	.mpu.addr	= TPS65917_REG_ADDR_SMPS1,
3641428d832SKeerthy 	.mpu.pmic	= &tps659038,
3651428d832SKeerthy 	.mpu.abb_tx_done_mask = OMAP_ABB_MPU_TXDONE_MASK,
3661428d832SKeerthy 
367beb71279SLokesh Vutla 	.core.value[OPP_NOM]	= VDD_CORE_DRA7_NOM,
368beb71279SLokesh Vutla 	.core.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_CORE_NOM,
3691428d832SKeerthy 	.core.efuse.reg_bits = DRA752_EFUSE_REGBITS,
3701428d832SKeerthy 	.core.addr	= TPS65917_REG_ADDR_SMPS2,
3711428d832SKeerthy 	.core.pmic	= &tps659038,
3721428d832SKeerthy 
3731428d832SKeerthy 	/*
3741428d832SKeerthy 	 * The DSPEVE, GPU and IVA rails are usually grouped on DRA72x
3751428d832SKeerthy 	 * designs and powered by TPS65917 SMPS3, as on the J6Eco EVM.
3761428d832SKeerthy 	 */
377beb71279SLokesh Vutla 	.gpu.value[OPP_NOM]	= VDD_GPU_DRA7_NOM,
378beb71279SLokesh Vutla 	.gpu.value[OPP_OD]	= VDD_GPU_DRA7_OD,
379beb71279SLokesh Vutla 	.gpu.value[OPP_HIGH]	= VDD_GPU_DRA7_HIGH,
380beb71279SLokesh Vutla 	.gpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_GPU_NOM,
381beb71279SLokesh Vutla 	.gpu.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_GPU_OD,
382beb71279SLokesh Vutla 	.gpu.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_GPU_HIGH,
3831428d832SKeerthy 	.gpu.efuse.reg_bits = DRA752_EFUSE_REGBITS,
3841428d832SKeerthy 	.gpu.addr	= TPS65917_REG_ADDR_SMPS3,
3851428d832SKeerthy 	.gpu.pmic	= &tps659038,
3861428d832SKeerthy 	.gpu.abb_tx_done_mask = OMAP_ABB_GPU_TXDONE_MASK,
3871428d832SKeerthy 
388beb71279SLokesh Vutla 	.eve.value[OPP_NOM]	= VDD_EVE_DRA7_NOM,
389beb71279SLokesh Vutla 	.eve.value[OPP_OD]	= VDD_EVE_DRA7_OD,
390beb71279SLokesh Vutla 	.eve.value[OPP_HIGH]	= VDD_EVE_DRA7_HIGH,
391beb71279SLokesh Vutla 	.eve.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_DSPEVE_NOM,
392beb71279SLokesh Vutla 	.eve.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_DSPEVE_OD,
393beb71279SLokesh Vutla 	.eve.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_DSPEVE_HIGH,
3941428d832SKeerthy 	.eve.efuse.reg_bits = DRA752_EFUSE_REGBITS,
3951428d832SKeerthy 	.eve.addr	= TPS65917_REG_ADDR_SMPS3,
3961428d832SKeerthy 	.eve.pmic	= &tps659038,
3971428d832SKeerthy 	.eve.abb_tx_done_mask = OMAP_ABB_EVE_TXDONE_MASK,
3981428d832SKeerthy 
399beb71279SLokesh Vutla 	.iva.value[OPP_NOM]	= VDD_IVA_DRA7_NOM,
400beb71279SLokesh Vutla 	.iva.value[OPP_OD]	= VDD_IVA_DRA7_OD,
401beb71279SLokesh Vutla 	.iva.value[OPP_HIGH]	= VDD_IVA_DRA7_HIGH,
402beb71279SLokesh Vutla 	.iva.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_IVA_NOM,
403beb71279SLokesh Vutla 	.iva.efuse.reg[OPP_OD]	= STD_FUSE_OPP_VMIN_IVA_OD,
404beb71279SLokesh Vutla 	.iva.efuse.reg[OPP_HIGH]	= STD_FUSE_OPP_VMIN_IVA_HIGH,
4051428d832SKeerthy 	.iva.efuse.reg_bits = DRA752_EFUSE_REGBITS,
4061428d832SKeerthy 	.iva.addr	= TPS65917_REG_ADDR_SMPS3,
4071428d832SKeerthy 	.iva.pmic	= &tps659038,
4081428d832SKeerthy 	.iva.abb_tx_done_mask = OMAP_ABB_IVA_TXDONE_MASK,
4091428d832SKeerthy };
4101428d832SKeerthy 
411f56e6350SKeerthy struct vcores_data dra718_volts = {
412f56e6350SKeerthy 	/*
413f56e6350SKeerthy 	 * In the case of dra71x GPU MPU and CORE
414f56e6350SKeerthy 	 * are all powered up by BUCK0 of LP873X PMIC
415f56e6350SKeerthy 	 */
416f56e6350SKeerthy 	.mpu.value[OPP_NOM]	= VDD_MPU_DRA7_NOM,
417f56e6350SKeerthy 	.mpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_MPU_NOM,
418f56e6350SKeerthy 	.mpu.efuse.reg_bits	= DRA752_EFUSE_REGBITS,
419f56e6350SKeerthy 	.mpu.addr	= LP873X_REG_ADDR_BUCK0,
420f56e6350SKeerthy 	.mpu.pmic	= &lp8733,
421f56e6350SKeerthy 	.mpu.abb_tx_done_mask = OMAP_ABB_MPU_TXDONE_MASK,
422f56e6350SKeerthy 
423f56e6350SKeerthy 	.core.value[OPP_NOM]		= VDD_CORE_DRA7_NOM,
424f56e6350SKeerthy 	.core.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_CORE_NOM,
425f56e6350SKeerthy 	.core.efuse.reg_bits = DRA752_EFUSE_REGBITS,
426f56e6350SKeerthy 	.core.addr	= LP873X_REG_ADDR_BUCK0,
427f56e6350SKeerthy 	.core.pmic	= &lp8733,
428f56e6350SKeerthy 
429f56e6350SKeerthy 	.gpu.value[OPP_NOM]	= VDD_GPU_DRA7_NOM,
430f56e6350SKeerthy 	.gpu.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_GPU_NOM,
431f56e6350SKeerthy 	.gpu.efuse.reg_bits = DRA752_EFUSE_REGBITS,
432f56e6350SKeerthy 	.gpu.addr	= LP873X_REG_ADDR_BUCK0,
433f56e6350SKeerthy 	.gpu.pmic	= &lp8733,
434f56e6350SKeerthy 	.gpu.abb_tx_done_mask = OMAP_ABB_GPU_TXDONE_MASK,
435f56e6350SKeerthy 
436f56e6350SKeerthy 	/*
437f56e6350SKeerthy 	 * The DSPEVE and IVA rails are grouped on DRA71x-evm
438f56e6350SKeerthy 	 * and are powered by BUCK1 of LP873X PMIC
439f56e6350SKeerthy 	 */
440f56e6350SKeerthy 	.eve.value[OPP_NOM]	= VDD_EVE_DRA7_NOM,
4416cc96bc7SLokesh Vutla 	.eve.value[OPP_HIGH]	= VDD_EVE_DRA7_HIGH,
442f56e6350SKeerthy 	.eve.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_DSPEVE_NOM,
4436cc96bc7SLokesh Vutla 	.eve.efuse.reg[OPP_HIGH] = STD_FUSE_OPP_VMIN_DSPEVE_HIGH,
444f56e6350SKeerthy 	.eve.efuse.reg_bits = DRA752_EFUSE_REGBITS,
445f56e6350SKeerthy 	.eve.addr	= LP873X_REG_ADDR_BUCK1,
446f56e6350SKeerthy 	.eve.pmic	= &lp8733,
447f56e6350SKeerthy 	.eve.abb_tx_done_mask = OMAP_ABB_EVE_TXDONE_MASK,
448f56e6350SKeerthy 
449f56e6350SKeerthy 	.iva.value[OPP_NOM]	= VDD_IVA_DRA7_NOM,
4506cc96bc7SLokesh Vutla 	.iva.value[OPP_HIGH]	= VDD_IVA_DRA7_HIGH,
451f56e6350SKeerthy 	.iva.efuse.reg[OPP_NOM]	= STD_FUSE_OPP_VMIN_IVA_NOM,
4526cc96bc7SLokesh Vutla 	.iva.efuse.reg[OPP_HIGH] = STD_FUSE_OPP_VMIN_IVA_HIGH,
453f56e6350SKeerthy 	.iva.efuse.reg_bits = DRA752_EFUSE_REGBITS,
454f56e6350SKeerthy 	.iva.addr	= LP873X_REG_ADDR_BUCK1,
455f56e6350SKeerthy 	.iva.pmic	= &lp8733,
456f56e6350SKeerthy 	.iva.abb_tx_done_mask = OMAP_ABB_IVA_TXDONE_MASK,
457f56e6350SKeerthy };
458f56e6350SKeerthy 
get_voltrail_opp(int rail_offset)459beb71279SLokesh Vutla int get_voltrail_opp(int rail_offset)
460beb71279SLokesh Vutla {
461beb71279SLokesh Vutla 	int opp;
462beb71279SLokesh Vutla 
463beb71279SLokesh Vutla 	switch (rail_offset) {
464beb71279SLokesh Vutla 	case VOLT_MPU:
465beb71279SLokesh Vutla 		opp = DRA7_MPU_OPP;
4666cc96bc7SLokesh Vutla 		/* DRA71x supports only OPP_NOM for MPU */
4676cc96bc7SLokesh Vutla 		if (board_is_dra71x_evm())
4686cc96bc7SLokesh Vutla 			opp = OPP_NOM;
469beb71279SLokesh Vutla 		break;
470beb71279SLokesh Vutla 	case VOLT_CORE:
471beb71279SLokesh Vutla 		opp = DRA7_CORE_OPP;
4726cc96bc7SLokesh Vutla 		/* DRA71x supports only OPP_NOM for CORE */
4736cc96bc7SLokesh Vutla 		if (board_is_dra71x_evm())
4746cc96bc7SLokesh Vutla 			opp = OPP_NOM;
475beb71279SLokesh Vutla 		break;
476beb71279SLokesh Vutla 	case VOLT_GPU:
477beb71279SLokesh Vutla 		opp = DRA7_GPU_OPP;
4786cc96bc7SLokesh Vutla 		/* DRA71x supports only OPP_NOM for GPU */
4796cc96bc7SLokesh Vutla 		if (board_is_dra71x_evm())
4806cc96bc7SLokesh Vutla 			opp = OPP_NOM;
481beb71279SLokesh Vutla 		break;
482beb71279SLokesh Vutla 	case VOLT_EVE:
483beb71279SLokesh Vutla 		opp = DRA7_DSPEVE_OPP;
4846cc96bc7SLokesh Vutla 		/*
4856cc96bc7SLokesh Vutla 		 * DRA71x does not support OPP_OD for EVE.
4866cc96bc7SLokesh Vutla 		 * If OPP_OD is selected by menuconfig, fallback
4876cc96bc7SLokesh Vutla 		 * to OPP_NOM.
4886cc96bc7SLokesh Vutla 		 */
4896cc96bc7SLokesh Vutla 		if (board_is_dra71x_evm() && opp == OPP_OD)
4906cc96bc7SLokesh Vutla 			opp = OPP_NOM;
491beb71279SLokesh Vutla 		break;
492beb71279SLokesh Vutla 	case VOLT_IVA:
493beb71279SLokesh Vutla 		opp = DRA7_IVA_OPP;
4946cc96bc7SLokesh Vutla 		/*
4956cc96bc7SLokesh Vutla 		 * DRA71x does not support OPP_OD for IVA.
4966cc96bc7SLokesh Vutla 		 * If OPP_OD is selected by menuconfig, fallback
4976cc96bc7SLokesh Vutla 		 * to OPP_NOM.
4986cc96bc7SLokesh Vutla 		 */
4996cc96bc7SLokesh Vutla 		if (board_is_dra71x_evm() && opp == OPP_OD)
5006cc96bc7SLokesh Vutla 			opp = OPP_NOM;
501beb71279SLokesh Vutla 		break;
502beb71279SLokesh Vutla 	default:
503beb71279SLokesh Vutla 		opp = OPP_NOM;
504beb71279SLokesh Vutla 	}
505beb71279SLokesh Vutla 
506beb71279SLokesh Vutla 	return opp;
507beb71279SLokesh Vutla }
508beb71279SLokesh Vutla 
509687054a7SLokesh Vutla /**
510687054a7SLokesh Vutla  * @brief board_init
511687054a7SLokesh Vutla  *
512687054a7SLokesh Vutla  * @return 0
513687054a7SLokesh Vutla  */
board_init(void)514687054a7SLokesh Vutla int board_init(void)
515687054a7SLokesh Vutla {
516687054a7SLokesh Vutla 	gpmc_init();
517687054a7SLokesh Vutla 	gd->bd->bi_boot_params = (0x80000000 + 0x100); /* boot param addr */
518687054a7SLokesh Vutla 
519687054a7SLokesh Vutla 	return 0;
520687054a7SLokesh Vutla }
521687054a7SLokesh Vutla 
dram_init_banksize(void)52276b00acaSSimon Glass int dram_init_banksize(void)
523d468b178SLokesh Vutla {
524d468b178SLokesh Vutla 	u64 ram_size;
525d468b178SLokesh Vutla 
526d468b178SLokesh Vutla 	ram_size = board_ti_get_emif_size();
527d468b178SLokesh Vutla 
528d468b178SLokesh Vutla 	gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
529d468b178SLokesh Vutla 	gd->bd->bi_dram[0].size = get_effective_memsize();
530d468b178SLokesh Vutla 	if (ram_size > CONFIG_MAX_MEM_MAPPED) {
531d468b178SLokesh Vutla 		gd->bd->bi_dram[1].start = 0x200000000;
532d468b178SLokesh Vutla 		gd->bd->bi_dram[1].size = ram_size - CONFIG_MAX_MEM_MAPPED;
533d468b178SLokesh Vutla 	}
53476b00acaSSimon Glass 
53576b00acaSSimon Glass 	return 0;
536d468b178SLokesh Vutla }
537d468b178SLokesh Vutla 
board_late_init(void)53821914ee6SRoger Quadros int board_late_init(void)
53921914ee6SRoger Quadros {
5404ec3f6e5SLokesh Vutla #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
54125afe55dSLokesh Vutla 	char *name = "unknown";
54225afe55dSLokesh Vutla 
543df6b506fSLokesh Vutla 	if (is_dra72x()) {
544df6b506fSLokesh Vutla 		if (board_is_dra72x_revc_or_later())
545df6b506fSLokesh Vutla 			name = "dra72x-revc";
546463dd225SLokesh Vutla 		else if (board_is_dra71x_evm())
547463dd225SLokesh Vutla 			name = "dra71x";
5484ec3f6e5SLokesh Vutla 		else
549df6b506fSLokesh Vutla 			name = "dra72x";
550df6b506fSLokesh Vutla 	} else {
55125afe55dSLokesh Vutla 		name = "dra7xx";
552df6b506fSLokesh Vutla 	}
55325afe55dSLokesh Vutla 
55425afe55dSLokesh Vutla 	set_board_info_env(name);
555f12467d1SDileep Katta 
55671c1b58eSLokesh Vutla 	/*
55771c1b58eSLokesh Vutla 	 * Default FIT boot on HS devices. Non FIT images are not allowed
55871c1b58eSLokesh Vutla 	 * on HS devices.
55971c1b58eSLokesh Vutla 	 */
56071c1b58eSLokesh Vutla 	if (get_device_type() == HS_DEVICE)
561382bee57SSimon Glass 		env_set("boot_fit", "1");
56271c1b58eSLokesh Vutla 
56307815eb9SPaul Kocialkowski 	omap_die_id_serial();
5644a30a939SSemen Protsenko 	omap_set_fastboot_vars();
5654ec3f6e5SLokesh Vutla #endif
56621914ee6SRoger Quadros 	return 0;
56721914ee6SRoger Quadros }
56821914ee6SRoger Quadros 
56925afe55dSLokesh Vutla #ifdef CONFIG_SPL_BUILD
do_board_detect(void)57025afe55dSLokesh Vutla void do_board_detect(void)
57125afe55dSLokesh Vutla {
57225afe55dSLokesh Vutla 	int rc;
57325afe55dSLokesh Vutla 
57425afe55dSLokesh Vutla 	rc = ti_i2c_eeprom_dra7_get(CONFIG_EEPROM_BUS_ADDRESS,
57525afe55dSLokesh Vutla 				    CONFIG_EEPROM_CHIP_ADDRESS);
57625afe55dSLokesh Vutla 	if (rc)
57725afe55dSLokesh Vutla 		printf("ti_i2c_eeprom_init failed %d\n", rc);
57825afe55dSLokesh Vutla }
57925afe55dSLokesh Vutla 
58025afe55dSLokesh Vutla #else
58125afe55dSLokesh Vutla 
do_board_detect(void)58225afe55dSLokesh Vutla void do_board_detect(void)
58325afe55dSLokesh Vutla {
58425afe55dSLokesh Vutla 	char *bname = NULL;
58525afe55dSLokesh Vutla 	int rc;
58625afe55dSLokesh Vutla 
58725afe55dSLokesh Vutla 	rc = ti_i2c_eeprom_dra7_get(CONFIG_EEPROM_BUS_ADDRESS,
58825afe55dSLokesh Vutla 				    CONFIG_EEPROM_CHIP_ADDRESS);
58925afe55dSLokesh Vutla 	if (rc)
59025afe55dSLokesh Vutla 		printf("ti_i2c_eeprom_init failed %d\n", rc);
59125afe55dSLokesh Vutla 
59225afe55dSLokesh Vutla 	if (board_is_dra74x_evm()) {
59325afe55dSLokesh Vutla 		bname = "DRA74x EVM";
5946b1c14bbSRavi Babu 	} else if (board_is_dra72x_evm()) {
5956b1c14bbSRavi Babu 		bname = "DRA72x EVM";
596463dd225SLokesh Vutla 	} else if (board_is_dra71x_evm()) {
597463dd225SLokesh Vutla 		bname = "DRA71x EVM";
59825afe55dSLokesh Vutla 	} else {
5996b1c14bbSRavi Babu 		/* If EEPROM is not populated */
60025afe55dSLokesh Vutla 		if (is_dra72x())
60125afe55dSLokesh Vutla 			bname = "DRA72x EVM";
60225afe55dSLokesh Vutla 		else
60325afe55dSLokesh Vutla 			bname = "DRA74x EVM";
60425afe55dSLokesh Vutla 	}
60525afe55dSLokesh Vutla 
60625afe55dSLokesh Vutla 	if (bname)
60725afe55dSLokesh Vutla 		snprintf(sysinfo.board_string, SYSINFO_BOARD_NAME_MAX_LEN,
60825afe55dSLokesh Vutla 			 "Board: %s REV %s\n", bname, board_ti_get_rev());
60925afe55dSLokesh Vutla }
61025afe55dSLokesh Vutla #endif	/* CONFIG_SPL_BUILD */
61125afe55dSLokesh Vutla 
vcores_init(void)6121428d832SKeerthy void vcores_init(void)
6131428d832SKeerthy {
6141428d832SKeerthy 	if (board_is_dra74x_evm()) {
6151428d832SKeerthy 		*omap_vcores = &dra752_volts;
6161428d832SKeerthy 	} else if (board_is_dra72x_evm()) {
6171428d832SKeerthy 		*omap_vcores = &dra722_volts;
618f56e6350SKeerthy 	} else if (board_is_dra71x_evm()) {
619f56e6350SKeerthy 		*omap_vcores = &dra718_volts;
6201428d832SKeerthy 	} else {
6211428d832SKeerthy 		/* If EEPROM is not populated */
6221428d832SKeerthy 		if (is_dra72x())
6231428d832SKeerthy 			*omap_vcores = &dra722_volts;
6241428d832SKeerthy 		else
6251428d832SKeerthy 			*omap_vcores = &dra752_volts;
6261428d832SKeerthy 	}
6271428d832SKeerthy }
6281428d832SKeerthy 
set_muxconf_regs(void)6293ef56e61SPaul Kocialkowski void set_muxconf_regs(void)
630687054a7SLokesh Vutla {
631687054a7SLokesh Vutla 	do_set_mux32((*ctrl)->control_padconf_core_base,
632706dd348SLokesh Vutla 		     early_padconf, ARRAY_SIZE(early_padconf));
633687054a7SLokesh Vutla }
634687054a7SLokesh Vutla 
635706dd348SLokesh Vutla #ifdef CONFIG_IODELAY_RECALIBRATION
recalibrate_iodelay(void)636706dd348SLokesh Vutla void recalibrate_iodelay(void)
637706dd348SLokesh Vutla {
6388cac1471SNishanth Menon 	struct pad_conf_entry const *pads, *delta_pads = NULL;
63903589234SNishanth Menon 	struct iodelay_cfg_entry const *iodelay;
6408cac1471SNishanth Menon 	int npads, niodelays, delta_npads = 0;
6418cac1471SNishanth Menon 	int ret;
64203589234SNishanth Menon 
64303589234SNishanth Menon 	switch (omap_revision()) {
64403589234SNishanth Menon 	case DRA722_ES1_0:
6458cac1471SNishanth Menon 	case DRA722_ES2_0:
6468cac1471SNishanth Menon 		pads = dra72x_core_padconf_array_common;
6478cac1471SNishanth Menon 		npads = ARRAY_SIZE(dra72x_core_padconf_array_common);
6484d748048SLokesh Vutla 		if (board_is_dra71x_evm()) {
6494d748048SLokesh Vutla 			pads = dra71x_core_padconf_array;
6504d748048SLokesh Vutla 			npads = ARRAY_SIZE(dra71x_core_padconf_array);
6514d748048SLokesh Vutla 			iodelay = dra71_iodelay_cfg_array;
6524d748048SLokesh Vutla 			niodelays = ARRAY_SIZE(dra71_iodelay_cfg_array);
6534d748048SLokesh Vutla 		} else if (board_is_dra72x_revc_or_later()) {
6548cac1471SNishanth Menon 			delta_pads = dra72x_rgmii_padconf_array_revc;
6558cac1471SNishanth Menon 			delta_npads =
6568cac1471SNishanth Menon 				ARRAY_SIZE(dra72x_rgmii_padconf_array_revc);
6578cac1471SNishanth Menon 			iodelay = dra72_iodelay_cfg_array_revc;
6588cac1471SNishanth Menon 			niodelays = ARRAY_SIZE(dra72_iodelay_cfg_array_revc);
6598cac1471SNishanth Menon 		} else {
6608cac1471SNishanth Menon 			delta_pads = dra72x_rgmii_padconf_array_revb;
6618cac1471SNishanth Menon 			delta_npads =
6628cac1471SNishanth Menon 				ARRAY_SIZE(dra72x_rgmii_padconf_array_revb);
6638cac1471SNishanth Menon 			iodelay = dra72_iodelay_cfg_array_revb;
6648cac1471SNishanth Menon 			niodelays = ARRAY_SIZE(dra72_iodelay_cfg_array_revb);
6658cac1471SNishanth Menon 		}
66603589234SNishanth Menon 		break;
66703589234SNishanth Menon 	case DRA752_ES1_0:
66803589234SNishanth Menon 	case DRA752_ES1_1:
66903589234SNishanth Menon 		pads = dra74x_core_padconf_array;
67003589234SNishanth Menon 		npads = ARRAY_SIZE(dra74x_core_padconf_array);
67103589234SNishanth Menon 		iodelay = dra742_es1_1_iodelay_cfg_array;
67203589234SNishanth Menon 		niodelays = ARRAY_SIZE(dra742_es1_1_iodelay_cfg_array);
67303589234SNishanth Menon 		break;
67403589234SNishanth Menon 	default:
67503589234SNishanth Menon 	case DRA752_ES2_0:
67603589234SNishanth Menon 		pads = dra74x_core_padconf_array;
67703589234SNishanth Menon 		npads = ARRAY_SIZE(dra74x_core_padconf_array);
67803589234SNishanth Menon 		iodelay = dra742_es2_0_iodelay_cfg_array;
67903589234SNishanth Menon 		niodelays = ARRAY_SIZE(dra742_es2_0_iodelay_cfg_array);
68076cff2b1SNishanth Menon 		/* Setup port1 and port2 for rgmii with 'no-id' mode */
68176cff2b1SNishanth Menon 		clrset_spare_register(1, 0, RGMII2_ID_MODE_N_MASK |
68276cff2b1SNishanth Menon 				      RGMII1_ID_MODE_N_MASK);
68303589234SNishanth Menon 		break;
68427d170afSNishanth Menon 	}
6858cac1471SNishanth Menon 	/* Setup I/O isolation */
6868cac1471SNishanth Menon 	ret = __recalibrate_iodelay_start();
6878cac1471SNishanth Menon 	if (ret)
6888cac1471SNishanth Menon 		goto err;
6898cac1471SNishanth Menon 
6908cac1471SNishanth Menon 	/* Do the muxing here */
6918cac1471SNishanth Menon 	do_set_mux32((*ctrl)->control_padconf_core_base, pads, npads);
6928cac1471SNishanth Menon 
6938cac1471SNishanth Menon 	/* Now do the weird minor deltas that should be safe */
6948cac1471SNishanth Menon 	if (delta_npads)
6958cac1471SNishanth Menon 		do_set_mux32((*ctrl)->control_padconf_core_base,
6968cac1471SNishanth Menon 			     delta_pads, delta_npads);
6978cac1471SNishanth Menon 
6988cac1471SNishanth Menon 	/* Setup IOdelay configuration */
6998cac1471SNishanth Menon 	ret = do_set_iodelay((*ctrl)->iodelay_config_base, iodelay, niodelays);
7008cac1471SNishanth Menon err:
7018cac1471SNishanth Menon 	/* Closeup.. remove isolation */
7028cac1471SNishanth Menon 	__recalibrate_iodelay_end(ret);
703706dd348SLokesh Vutla }
704706dd348SLokesh Vutla #endif
705706dd348SLokesh Vutla 
7064aa2ba3aSMasahiro Yamada #if defined(CONFIG_MMC)
board_mmc_init(bd_t * bis)707687054a7SLokesh Vutla int board_mmc_init(bd_t *bis)
708687054a7SLokesh Vutla {
709687054a7SLokesh Vutla 	omap_mmc_init(0, 0, 0, -1, -1);
710687054a7SLokesh Vutla 	omap_mmc_init(1, 0, 0, -1, -1);
711687054a7SLokesh Vutla 	return 0;
712687054a7SLokesh Vutla }
713687054a7SLokesh Vutla #endif
714b1e26e3bSMugunthan V N 
715a17188c1SKishon Vijay Abraham I #ifdef CONFIG_USB_DWC3
716a17188c1SKishon Vijay Abraham I static struct dwc3_device usb_otg_ss1 = {
717a17188c1SKishon Vijay Abraham I 	.maximum_speed = USB_SPEED_SUPER,
718a17188c1SKishon Vijay Abraham I 	.base = DRA7_USB_OTG_SS1_BASE,
719a17188c1SKishon Vijay Abraham I 	.tx_fifo_resize = false,
720a17188c1SKishon Vijay Abraham I 	.index = 0,
721a17188c1SKishon Vijay Abraham I };
722a17188c1SKishon Vijay Abraham I 
723a17188c1SKishon Vijay Abraham I static struct dwc3_omap_device usb_otg_ss1_glue = {
724a17188c1SKishon Vijay Abraham I 	.base = (void *)DRA7_USB_OTG_SS1_GLUE_BASE,
725a17188c1SKishon Vijay Abraham I 	.utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
726a17188c1SKishon Vijay Abraham I 	.index = 0,
727a17188c1SKishon Vijay Abraham I };
728a17188c1SKishon Vijay Abraham I 
729a17188c1SKishon Vijay Abraham I static struct ti_usb_phy_device usb_phy1_device = {
730a17188c1SKishon Vijay Abraham I 	.pll_ctrl_base = (void *)DRA7_USB3_PHY1_PLL_CTRL,
731a17188c1SKishon Vijay Abraham I 	.usb2_phy_power = (void *)DRA7_USB2_PHY1_POWER,
732a17188c1SKishon Vijay Abraham I 	.usb3_phy_power = (void *)DRA7_USB3_PHY1_POWER,
733a17188c1SKishon Vijay Abraham I 	.index = 0,
734a17188c1SKishon Vijay Abraham I };
735a17188c1SKishon Vijay Abraham I 
736a17188c1SKishon Vijay Abraham I static struct dwc3_device usb_otg_ss2 = {
737a17188c1SKishon Vijay Abraham I 	.maximum_speed = USB_SPEED_SUPER,
738a17188c1SKishon Vijay Abraham I 	.base = DRA7_USB_OTG_SS2_BASE,
739a17188c1SKishon Vijay Abraham I 	.tx_fifo_resize = false,
740a17188c1SKishon Vijay Abraham I 	.index = 1,
741a17188c1SKishon Vijay Abraham I };
742a17188c1SKishon Vijay Abraham I 
743a17188c1SKishon Vijay Abraham I static struct dwc3_omap_device usb_otg_ss2_glue = {
744a17188c1SKishon Vijay Abraham I 	.base = (void *)DRA7_USB_OTG_SS2_GLUE_BASE,
745a17188c1SKishon Vijay Abraham I 	.utmi_mode = DWC3_OMAP_UTMI_MODE_SW,
746a17188c1SKishon Vijay Abraham I 	.index = 1,
747a17188c1SKishon Vijay Abraham I };
748a17188c1SKishon Vijay Abraham I 
749a17188c1SKishon Vijay Abraham I static struct ti_usb_phy_device usb_phy2_device = {
750a17188c1SKishon Vijay Abraham I 	.usb2_phy_power = (void *)DRA7_USB2_PHY2_POWER,
751a17188c1SKishon Vijay Abraham I 	.index = 1,
752a17188c1SKishon Vijay Abraham I };
753a17188c1SKishon Vijay Abraham I 
board_usb_init(int index,enum usb_init_type init)754*99ed6217SFaiz Abbas int board_usb_init(int index, enum usb_init_type init)
755a17188c1SKishon Vijay Abraham I {
7566f1af1e3SKishon Vijay Abraham I 	enable_usb_clocks(index);
757a17188c1SKishon Vijay Abraham I 	switch (index) {
758a17188c1SKishon Vijay Abraham I 	case 0:
759a17188c1SKishon Vijay Abraham I 		if (init == USB_INIT_DEVICE) {
760a17188c1SKishon Vijay Abraham I 			usb_otg_ss1.dr_mode = USB_DR_MODE_PERIPHERAL;
761a17188c1SKishon Vijay Abraham I 			usb_otg_ss1_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
762a17188c1SKishon Vijay Abraham I 		} else {
763a17188c1SKishon Vijay Abraham I 			usb_otg_ss1.dr_mode = USB_DR_MODE_HOST;
764a17188c1SKishon Vijay Abraham I 			usb_otg_ss1_glue.vbus_id_status = OMAP_DWC3_ID_GROUND;
765a17188c1SKishon Vijay Abraham I 		}
766a17188c1SKishon Vijay Abraham I 
767a17188c1SKishon Vijay Abraham I 		ti_usb_phy_uboot_init(&usb_phy1_device);
768a17188c1SKishon Vijay Abraham I 		dwc3_omap_uboot_init(&usb_otg_ss1_glue);
769a17188c1SKishon Vijay Abraham I 		dwc3_uboot_init(&usb_otg_ss1);
770a17188c1SKishon Vijay Abraham I 		break;
771a17188c1SKishon Vijay Abraham I 	case 1:
772a17188c1SKishon Vijay Abraham I 		if (init == USB_INIT_DEVICE) {
773a17188c1SKishon Vijay Abraham I 			usb_otg_ss2.dr_mode = USB_DR_MODE_PERIPHERAL;
774a17188c1SKishon Vijay Abraham I 			usb_otg_ss2_glue.vbus_id_status = OMAP_DWC3_VBUS_VALID;
775a17188c1SKishon Vijay Abraham I 		} else {
776a17188c1SKishon Vijay Abraham I 			usb_otg_ss2.dr_mode = USB_DR_MODE_HOST;
777a17188c1SKishon Vijay Abraham I 			usb_otg_ss2_glue.vbus_id_status = OMAP_DWC3_ID_GROUND;
778a17188c1SKishon Vijay Abraham I 		}
779a17188c1SKishon Vijay Abraham I 
780a17188c1SKishon Vijay Abraham I 		ti_usb_phy_uboot_init(&usb_phy2_device);
781a17188c1SKishon Vijay Abraham I 		dwc3_omap_uboot_init(&usb_otg_ss2_glue);
782a17188c1SKishon Vijay Abraham I 		dwc3_uboot_init(&usb_otg_ss2);
783a17188c1SKishon Vijay Abraham I 		break;
784a17188c1SKishon Vijay Abraham I 	default:
785a17188c1SKishon Vijay Abraham I 		printf("Invalid Controller Index\n");
786a17188c1SKishon Vijay Abraham I 	}
787a17188c1SKishon Vijay Abraham I 
788a17188c1SKishon Vijay Abraham I 	return 0;
789a17188c1SKishon Vijay Abraham I }
790a17188c1SKishon Vijay Abraham I 
board_usb_cleanup(int index,enum usb_init_type init)791*99ed6217SFaiz Abbas int board_usb_cleanup(int index, enum usb_init_type init)
792a17188c1SKishon Vijay Abraham I {
793a17188c1SKishon Vijay Abraham I 	switch (index) {
794a17188c1SKishon Vijay Abraham I 	case 0:
795a17188c1SKishon Vijay Abraham I 	case 1:
796a17188c1SKishon Vijay Abraham I 		ti_usb_phy_uboot_exit(index);
797a17188c1SKishon Vijay Abraham I 		dwc3_uboot_exit(index);
798a17188c1SKishon Vijay Abraham I 		dwc3_omap_uboot_exit(index);
799a17188c1SKishon Vijay Abraham I 		break;
800a17188c1SKishon Vijay Abraham I 	default:
801a17188c1SKishon Vijay Abraham I 		printf("Invalid Controller Index\n");
802a17188c1SKishon Vijay Abraham I 	}
8036f1af1e3SKishon Vijay Abraham I 	disable_usb_clocks(index);
804a17188c1SKishon Vijay Abraham I 	return 0;
805a17188c1SKishon Vijay Abraham I }
806a17188c1SKishon Vijay Abraham I 
usb_gadget_handle_interrupts(int index)8072d48aa69SKishon Vijay Abraham I int usb_gadget_handle_interrupts(int index)
808a17188c1SKishon Vijay Abraham I {
809a17188c1SKishon Vijay Abraham I 	u32 status;
810a17188c1SKishon Vijay Abraham I 
8112d48aa69SKishon Vijay Abraham I 	status = dwc3_omap_uboot_interrupt_status(index);
812a17188c1SKishon Vijay Abraham I 	if (status)
8132d48aa69SKishon Vijay Abraham I 		dwc3_uboot_handle_interrupt(index);
814a17188c1SKishon Vijay Abraham I 
815a17188c1SKishon Vijay Abraham I 	return 0;
816a17188c1SKishon Vijay Abraham I }
817a17188c1SKishon Vijay Abraham I #endif
818a17188c1SKishon Vijay Abraham I 
81979b079f3STom Rini #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_OS_BOOT)
spl_start_uboot(void)82079b079f3STom Rini int spl_start_uboot(void)
82179b079f3STom Rini {
82279b079f3STom Rini 	/* break into full u-boot on 'c' */
82379b079f3STom Rini 	if (serial_tstc() && serial_getc() == 'c')
82479b079f3STom Rini 		return 1;
82579b079f3STom Rini 
82679b079f3STom Rini #ifdef CONFIG_SPL_ENV_SUPPORT
82779b079f3STom Rini 	env_init();
828310fb14bSSimon Glass 	env_load();
829bfebc8c9SSimon Glass 	if (env_get_yesno("boot_os") != 1)
83079b079f3STom Rini 		return 1;
83179b079f3STom Rini #endif
83279b079f3STom Rini 
83379b079f3STom Rini 	return 0;
83479b079f3STom Rini }
83579b079f3STom Rini #endif
83679b079f3STom Rini 
837b1e26e3bSMugunthan V N #ifdef CONFIG_DRIVER_TI_CPSW
8384c8014b9SMugunthan V N extern u32 *const omap_si_rev;
8394c8014b9SMugunthan V N 
cpsw_control(int enabled)840b1e26e3bSMugunthan V N static void cpsw_control(int enabled)
841b1e26e3bSMugunthan V N {
842b1e26e3bSMugunthan V N 	/* VTP can be added here */
843b1e26e3bSMugunthan V N 
844b1e26e3bSMugunthan V N 	return;
845b1e26e3bSMugunthan V N }
846b1e26e3bSMugunthan V N 
847b1e26e3bSMugunthan V N static struct cpsw_slave_data cpsw_slaves[] = {
848b1e26e3bSMugunthan V N 	{
849b1e26e3bSMugunthan V N 		.slave_reg_ofs	= 0x208,
850b1e26e3bSMugunthan V N 		.sliver_reg_ofs	= 0xd80,
8519c653aadSMugunthan V N 		.phy_addr	= 2,
852b1e26e3bSMugunthan V N 	},
853b1e26e3bSMugunthan V N 	{
854b1e26e3bSMugunthan V N 		.slave_reg_ofs	= 0x308,
855b1e26e3bSMugunthan V N 		.sliver_reg_ofs	= 0xdc0,
8569c653aadSMugunthan V N 		.phy_addr	= 3,
857b1e26e3bSMugunthan V N 	},
858b1e26e3bSMugunthan V N };
859b1e26e3bSMugunthan V N 
860b1e26e3bSMugunthan V N static struct cpsw_platform_data cpsw_data = {
861b1e26e3bSMugunthan V N 	.mdio_base		= CPSW_MDIO_BASE,
862b1e26e3bSMugunthan V N 	.cpsw_base		= CPSW_BASE,
863b1e26e3bSMugunthan V N 	.mdio_div		= 0xff,
864b1e26e3bSMugunthan V N 	.channels		= 8,
865b1e26e3bSMugunthan V N 	.cpdma_reg_ofs		= 0x800,
8664c8014b9SMugunthan V N 	.slaves			= 2,
867b1e26e3bSMugunthan V N 	.slave_data		= cpsw_slaves,
868b1e26e3bSMugunthan V N 	.ale_reg_ofs		= 0xd00,
869b1e26e3bSMugunthan V N 	.ale_entries		= 1024,
870b1e26e3bSMugunthan V N 	.host_port_reg_ofs	= 0x108,
871b1e26e3bSMugunthan V N 	.hw_stats_reg_ofs	= 0x900,
872b1e26e3bSMugunthan V N 	.bd_ram_ofs		= 0x2000,
873b1e26e3bSMugunthan V N 	.mac_control		= (1 << 5),
874b1e26e3bSMugunthan V N 	.control		= cpsw_control,
875b1e26e3bSMugunthan V N 	.host_port_num		= 0,
876b1e26e3bSMugunthan V N 	.version		= CPSW_CTRL_VERSION_2,
877b1e26e3bSMugunthan V N };
878b1e26e3bSMugunthan V N 
board_eth_init(bd_t * bis)879b1e26e3bSMugunthan V N int board_eth_init(bd_t *bis)
880b1e26e3bSMugunthan V N {
881b1e26e3bSMugunthan V N 	int ret;
882b1e26e3bSMugunthan V N 	uint8_t mac_addr[6];
883b1e26e3bSMugunthan V N 	uint32_t mac_hi, mac_lo;
884b1e26e3bSMugunthan V N 	uint32_t ctrl_val;
885b1e26e3bSMugunthan V N 
886b1e26e3bSMugunthan V N 	/* try reading mac address from efuse */
887b1e26e3bSMugunthan V N 	mac_lo = readl((*ctrl)->control_core_mac_id_0_lo);
888b1e26e3bSMugunthan V N 	mac_hi = readl((*ctrl)->control_core_mac_id_0_hi);
889e0a1d598SMugunthan V N 	mac_addr[0] = (mac_hi & 0xFF0000) >> 16;
890b1e26e3bSMugunthan V N 	mac_addr[1] = (mac_hi & 0xFF00) >> 8;
891e0a1d598SMugunthan V N 	mac_addr[2] = mac_hi & 0xFF;
892e0a1d598SMugunthan V N 	mac_addr[3] = (mac_lo & 0xFF0000) >> 16;
893b1e26e3bSMugunthan V N 	mac_addr[4] = (mac_lo & 0xFF00) >> 8;
894e0a1d598SMugunthan V N 	mac_addr[5] = mac_lo & 0xFF;
895b1e26e3bSMugunthan V N 
89600caae6dSSimon Glass 	if (!env_get("ethaddr")) {
897b1e26e3bSMugunthan V N 		printf("<ethaddr> not set. Validating first E-fuse MAC\n");
898b1e26e3bSMugunthan V N 
8990adb5b76SJoe Hershberger 		if (is_valid_ethaddr(mac_addr))
900fd1e959eSSimon Glass 			eth_env_set_enetaddr("ethaddr", mac_addr);
901b1e26e3bSMugunthan V N 	}
9028feb37b9SMugunthan V N 
9038feb37b9SMugunthan V N 	mac_lo = readl((*ctrl)->control_core_mac_id_1_lo);
9048feb37b9SMugunthan V N 	mac_hi = readl((*ctrl)->control_core_mac_id_1_hi);
9058feb37b9SMugunthan V N 	mac_addr[0] = (mac_hi & 0xFF0000) >> 16;
9068feb37b9SMugunthan V N 	mac_addr[1] = (mac_hi & 0xFF00) >> 8;
9078feb37b9SMugunthan V N 	mac_addr[2] = mac_hi & 0xFF;
9088feb37b9SMugunthan V N 	mac_addr[3] = (mac_lo & 0xFF0000) >> 16;
9098feb37b9SMugunthan V N 	mac_addr[4] = (mac_lo & 0xFF00) >> 8;
9108feb37b9SMugunthan V N 	mac_addr[5] = mac_lo & 0xFF;
9118feb37b9SMugunthan V N 
91200caae6dSSimon Glass 	if (!env_get("eth1addr")) {
9130adb5b76SJoe Hershberger 		if (is_valid_ethaddr(mac_addr))
914fd1e959eSSimon Glass 			eth_env_set_enetaddr("eth1addr", mac_addr);
9158feb37b9SMugunthan V N 	}
9168feb37b9SMugunthan V N 
917b1e26e3bSMugunthan V N 	ctrl_val = readl((*ctrl)->control_core_control_io1) & (~0x33);
918b1e26e3bSMugunthan V N 	ctrl_val |= 0x22;
919b1e26e3bSMugunthan V N 	writel(ctrl_val, (*ctrl)->control_core_control_io1);
920b1e26e3bSMugunthan V N 
9214c8014b9SMugunthan V N 	if (*omap_si_rev == DRA722_ES1_0)
9224c8014b9SMugunthan V N 		cpsw_data.active_slave = 1;
9234c8014b9SMugunthan V N 
92439fbac91SDan Murphy 	if (board_is_dra72x_revc_or_later()) {
92539fbac91SDan Murphy 		cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RGMII_ID;
92639fbac91SDan Murphy 		cpsw_slaves[1].phy_if = PHY_INTERFACE_MODE_RGMII_ID;
92739fbac91SDan Murphy 	}
92839fbac91SDan Murphy 
929b1e26e3bSMugunthan V N 	ret = cpsw_register(&cpsw_data);
930b1e26e3bSMugunthan V N 	if (ret < 0)
931b1e26e3bSMugunthan V N 		printf("Error %d registering CPSW switch\n", ret);
932b1e26e3bSMugunthan V N 
933b1e26e3bSMugunthan V N 	return ret;
934b1e26e3bSMugunthan V N }
935b1e26e3bSMugunthan V N #endif
9367b922523SLokesh Vutla 
9377b922523SLokesh Vutla #ifdef CONFIG_BOARD_EARLY_INIT_F
9387b922523SLokesh Vutla /* VTT regulator enable */
vtt_regulator_enable(void)9397b922523SLokesh Vutla static inline void vtt_regulator_enable(void)
9407b922523SLokesh Vutla {
9417b922523SLokesh Vutla 	if (omap_hw_init_context() == OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL)
9427b922523SLokesh Vutla 		return;
9437b922523SLokesh Vutla 
9447b922523SLokesh Vutla 	/* Do not enable VTT for DRA722 */
9456b1c14bbSRavi Babu 	if (is_dra72x())
9467b922523SLokesh Vutla 		return;
9477b922523SLokesh Vutla 
9487b922523SLokesh Vutla 	/*
9497b922523SLokesh Vutla 	 * EVM Rev G and later use gpio7_11 for DDR3 termination.
9507b922523SLokesh Vutla 	 * This is safe enough to do on older revs.
9517b922523SLokesh Vutla 	 */
9527b922523SLokesh Vutla 	gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
9537b922523SLokesh Vutla 	gpio_direction_output(GPIO_DDR_VTT_EN, 1);
9547b922523SLokesh Vutla }
9557b922523SLokesh Vutla 
board_early_init_f(void)9567b922523SLokesh Vutla int board_early_init_f(void)
9577b922523SLokesh Vutla {
9587b922523SLokesh Vutla 	vtt_regulator_enable();
9597b922523SLokesh Vutla 	return 0;
9607b922523SLokesh Vutla }
9617b922523SLokesh Vutla #endif
96262a09f05SDaniel Allred 
96362a09f05SDaniel Allred #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
ft_board_setup(void * blob,bd_t * bd)96462a09f05SDaniel Allred int ft_board_setup(void *blob, bd_t *bd)
96562a09f05SDaniel Allred {
96662a09f05SDaniel Allred 	ft_cpu_setup(blob, bd);
96762a09f05SDaniel Allred 
96862a09f05SDaniel Allred 	return 0;
96962a09f05SDaniel Allred }
97062a09f05SDaniel Allred #endif
97109da87daSLokesh Vutla 
97209da87daSLokesh Vutla #ifdef CONFIG_SPL_LOAD_FIT
board_fit_config_name_match(const char * name)97309da87daSLokesh Vutla int board_fit_config_name_match(const char *name)
97409da87daSLokesh Vutla {
975e8131386SMugunthan V N 	if (is_dra72x()) {
97640de70fbSLokesh Vutla 		if (board_is_dra71x_evm()) {
97740de70fbSLokesh Vutla 			if (!strcmp(name, "dra71-evm"))
97840de70fbSLokesh Vutla 				return 0;
97940de70fbSLokesh Vutla 		}else if(board_is_dra72x_revc_or_later()) {
980e8131386SMugunthan V N 			if (!strcmp(name, "dra72-evm-revc"))
98109da87daSLokesh Vutla 				return 0;
982e8131386SMugunthan V N 		} else if (!strcmp(name, "dra72-evm")) {
98309da87daSLokesh Vutla 			return 0;
984e8131386SMugunthan V N 		}
985e8131386SMugunthan V N 	} else if (!is_dra72x() && !strcmp(name, "dra7-evm")) {
986e8131386SMugunthan V N 		return 0;
987e8131386SMugunthan V N 	}
988e8131386SMugunthan V N 
98909da87daSLokesh Vutla 	return -1;
99009da87daSLokesh Vutla }
99109da87daSLokesh Vutla #endif
99217c29873SAndreas Dannenberg 
99317c29873SAndreas Dannenberg #ifdef CONFIG_TI_SECURE_DEVICE
board_fit_image_post_process(void ** p_image,size_t * p_size)99417c29873SAndreas Dannenberg void board_fit_image_post_process(void **p_image, size_t *p_size)
99517c29873SAndreas Dannenberg {
99617c29873SAndreas Dannenberg 	secure_boot_verify_image(p_image, p_size);
99717c29873SAndreas Dannenberg }
9980fcc5207SAndrew F. Davis 
board_tee_image_process(ulong tee_image,size_t tee_size)9990fcc5207SAndrew F. Davis void board_tee_image_process(ulong tee_image, size_t tee_size)
10000fcc5207SAndrew F. Davis {
10010fcc5207SAndrew F. Davis 	secure_tee_install((u32)tee_image);
10020fcc5207SAndrew F. Davis }
10030fcc5207SAndrew F. Davis 
10040fcc5207SAndrew F. Davis U_BOOT_FIT_LOADABLE_HANDLER(IH_TYPE_TEE, board_tee_image_process);
100517c29873SAndreas Dannenberg #endif
1006