1e363426eSPeter Korsgaard /* 2e363426eSPeter Korsgaard * board.c 3e363426eSPeter Korsgaard * 4e363426eSPeter Korsgaard * Board functions for TI AM335X based boards 5e363426eSPeter Korsgaard * 6e363426eSPeter Korsgaard * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/ 7e363426eSPeter Korsgaard * 8e363426eSPeter Korsgaard * This program is free software; you can redistribute it and/or 9e363426eSPeter Korsgaard * modify it under the terms of the GNU General Public License as 10e363426eSPeter Korsgaard * published by the Free Software Foundation; either version 2 of 11e363426eSPeter Korsgaard * the License, or (at your option) any later version. 12e363426eSPeter Korsgaard * 13e363426eSPeter Korsgaard * This program is distributed in the hope that it will be useful, 14e363426eSPeter Korsgaard * but WITHOUT ANY WARRANTY; without even the implied warranty of 15e363426eSPeter Korsgaard * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the 16e363426eSPeter Korsgaard * GNU General Public License for more details. 17e363426eSPeter Korsgaard */ 18e363426eSPeter Korsgaard 19e363426eSPeter Korsgaard #include <common.h> 20e363426eSPeter Korsgaard #include <errno.h> 21e363426eSPeter Korsgaard #include <spl.h> 22e363426eSPeter Korsgaard #include <asm/arch/cpu.h> 23e363426eSPeter Korsgaard #include <asm/arch/hardware.h> 24e363426eSPeter Korsgaard #include <asm/arch/omap.h> 25e363426eSPeter Korsgaard #include <asm/arch/ddr_defs.h> 26e363426eSPeter Korsgaard #include <asm/arch/clock.h> 27e363426eSPeter Korsgaard #include <asm/arch/gpio.h> 28e363426eSPeter Korsgaard #include <asm/arch/mmc_host_def.h> 29e363426eSPeter Korsgaard #include <asm/arch/sys_proto.h> 30e363426eSPeter Korsgaard #include <asm/io.h> 31e363426eSPeter Korsgaard #include <asm/emif.h> 32e363426eSPeter Korsgaard #include <asm/gpio.h> 33e363426eSPeter Korsgaard #include <i2c.h> 34e363426eSPeter Korsgaard #include <miiphy.h> 35e363426eSPeter Korsgaard #include <cpsw.h> 36e363426eSPeter Korsgaard #include "board.h" 37e363426eSPeter Korsgaard 38e363426eSPeter Korsgaard DECLARE_GLOBAL_DATA_PTR; 39e363426eSPeter Korsgaard 40e363426eSPeter Korsgaard static struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE; 41e363426eSPeter Korsgaard #ifdef CONFIG_SPL_BUILD 42e363426eSPeter Korsgaard static struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE; 43e363426eSPeter Korsgaard #endif 44e363426eSPeter Korsgaard 45e363426eSPeter Korsgaard /* MII mode defines */ 46e363426eSPeter Korsgaard #define MII_MODE_ENABLE 0x0 47cfd4ff6fSYegor Yefremov #define RGMII_MODE_ENABLE 0x3A 48e363426eSPeter Korsgaard 49e363426eSPeter Korsgaard /* GPIO that controls power to DDR on EVM-SK */ 50e363426eSPeter Korsgaard #define GPIO_DDR_VTT_EN 7 51e363426eSPeter Korsgaard 52e363426eSPeter Korsgaard static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE; 53e363426eSPeter Korsgaard 54e363426eSPeter Korsgaard static struct am335x_baseboard_id __attribute__((section (".data"))) header; 55e363426eSPeter Korsgaard 56e363426eSPeter Korsgaard static inline int board_is_bone(void) 57e363426eSPeter Korsgaard { 58e363426eSPeter Korsgaard return !strncmp(header.name, "A335BONE", HDR_NAME_LEN); 59e363426eSPeter Korsgaard } 60e363426eSPeter Korsgaard 61e363426eSPeter Korsgaard static inline int board_is_bone_lt(void) 62e363426eSPeter Korsgaard { 63e363426eSPeter Korsgaard return !strncmp(header.name, "A335BNLT", HDR_NAME_LEN); 64e363426eSPeter Korsgaard } 65e363426eSPeter Korsgaard 66e363426eSPeter Korsgaard static inline int board_is_evm_sk(void) 67e363426eSPeter Korsgaard { 68e363426eSPeter Korsgaard return !strncmp("A335X_SK", header.name, HDR_NAME_LEN); 69e363426eSPeter Korsgaard } 70e363426eSPeter Korsgaard 71a956bdcbSMatthias Fuchs static inline int board_is_idk(void) 72a956bdcbSMatthias Fuchs { 73a956bdcbSMatthias Fuchs return !strncmp(header.config, "SKU#02", 6); 74a956bdcbSMatthias Fuchs } 75a956bdcbSMatthias Fuchs 7698bc1228STom Rini static int __maybe_unused board_is_gp_evm(void) 771634e969STom Rini { 781634e969STom Rini return !strncmp("A33515BB", header.name, 8); 791634e969STom Rini } 801634e969STom Rini 8113526f71SJeff Lance int board_is_evm_15_or_later(void) 8213526f71SJeff Lance { 8313526f71SJeff Lance return (!strncmp("A33515BB", header.name, 8) && 8413526f71SJeff Lance strncmp("1.5", header.version, 3) <= 0); 8513526f71SJeff Lance } 8613526f71SJeff Lance 87e363426eSPeter Korsgaard /* 88e363426eSPeter Korsgaard * Read header information from EEPROM into global structure. 89e363426eSPeter Korsgaard */ 90e363426eSPeter Korsgaard static int read_eeprom(void) 91e363426eSPeter Korsgaard { 92e363426eSPeter Korsgaard /* Check if baseboard eeprom is available */ 93e363426eSPeter Korsgaard if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) { 94e363426eSPeter Korsgaard puts("Could not probe the EEPROM; something fundamentally " 95e363426eSPeter Korsgaard "wrong on the I2C bus.\n"); 96e363426eSPeter Korsgaard return -ENODEV; 97e363426eSPeter Korsgaard } 98e363426eSPeter Korsgaard 99e363426eSPeter Korsgaard /* read the eeprom using i2c */ 100e363426eSPeter Korsgaard if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, (uchar *)&header, 101e363426eSPeter Korsgaard sizeof(header))) { 102e363426eSPeter Korsgaard puts("Could not read the EEPROM; something fundamentally" 103e363426eSPeter Korsgaard " wrong on the I2C bus.\n"); 104e363426eSPeter Korsgaard return -EIO; 105e363426eSPeter Korsgaard } 106e363426eSPeter Korsgaard 107e363426eSPeter Korsgaard if (header.magic != 0xEE3355AA) { 108e363426eSPeter Korsgaard /* 109e363426eSPeter Korsgaard * read the eeprom using i2c again, 110e363426eSPeter Korsgaard * but use only a 1 byte address 111e363426eSPeter Korsgaard */ 112e363426eSPeter Korsgaard if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 1, 113e363426eSPeter Korsgaard (uchar *)&header, sizeof(header))) { 114e363426eSPeter Korsgaard puts("Could not read the EEPROM; something " 115e363426eSPeter Korsgaard "fundamentally wrong on the I2C bus.\n"); 116e363426eSPeter Korsgaard return -EIO; 117e363426eSPeter Korsgaard } 118e363426eSPeter Korsgaard 119e363426eSPeter Korsgaard if (header.magic != 0xEE3355AA) { 120e363426eSPeter Korsgaard printf("Incorrect magic number (0x%x) in EEPROM\n", 121e363426eSPeter Korsgaard header.magic); 122e363426eSPeter Korsgaard return -EINVAL; 123e363426eSPeter Korsgaard } 124e363426eSPeter Korsgaard } 125e363426eSPeter Korsgaard 126e363426eSPeter Korsgaard return 0; 127e363426eSPeter Korsgaard } 128e363426eSPeter Korsgaard 129e363426eSPeter Korsgaard /* UART Defines */ 130e363426eSPeter Korsgaard #ifdef CONFIG_SPL_BUILD 131e363426eSPeter Korsgaard #define UART_RESET (0x1 << 1) 132e363426eSPeter Korsgaard #define UART_CLK_RUNNING_MASK 0x1 133e363426eSPeter Korsgaard #define UART_SMART_IDLE_EN (0x1 << 0x3) 134e363426eSPeter Korsgaard 135e363426eSPeter Korsgaard static void rtc32k_enable(void) 136e363426eSPeter Korsgaard { 13781df2babSMatt Porter struct rtc_regs *rtc = (struct rtc_regs *)RTC_BASE; 138e363426eSPeter Korsgaard 139e363426eSPeter Korsgaard /* 140e363426eSPeter Korsgaard * Unlock the RTC's registers. For more details please see the 141e363426eSPeter Korsgaard * RTC_SS section of the TRM. In order to unlock we need to 142e363426eSPeter Korsgaard * write these specific values (keys) in this order. 143e363426eSPeter Korsgaard */ 144e363426eSPeter Korsgaard writel(0x83e70b13, &rtc->kick0r); 145e363426eSPeter Korsgaard writel(0x95a4f1e0, &rtc->kick1r); 146e363426eSPeter Korsgaard 147e363426eSPeter Korsgaard /* Enable the RTC 32K OSC by setting bits 3 and 6. */ 148e363426eSPeter Korsgaard writel((1 << 3) | (1 << 6), &rtc->osc); 149e363426eSPeter Korsgaard } 150c00f69dbSPeter Korsgaard 151c00f69dbSPeter Korsgaard static const struct ddr_data ddr2_data = { 152c7d35befSPeter Korsgaard .datardsratio0 = ((MT47H128M16RT25E_RD_DQS<<30) | 153c7d35befSPeter Korsgaard (MT47H128M16RT25E_RD_DQS<<20) | 154c7d35befSPeter Korsgaard (MT47H128M16RT25E_RD_DQS<<10) | 155c7d35befSPeter Korsgaard (MT47H128M16RT25E_RD_DQS<<0)), 156c7d35befSPeter Korsgaard .datawdsratio0 = ((MT47H128M16RT25E_WR_DQS<<30) | 157c7d35befSPeter Korsgaard (MT47H128M16RT25E_WR_DQS<<20) | 158c7d35befSPeter Korsgaard (MT47H128M16RT25E_WR_DQS<<10) | 159c7d35befSPeter Korsgaard (MT47H128M16RT25E_WR_DQS<<0)), 160c7d35befSPeter Korsgaard .datawiratio0 = ((MT47H128M16RT25E_PHY_WRLVL<<30) | 161c7d35befSPeter Korsgaard (MT47H128M16RT25E_PHY_WRLVL<<20) | 162c7d35befSPeter Korsgaard (MT47H128M16RT25E_PHY_WRLVL<<10) | 163c7d35befSPeter Korsgaard (MT47H128M16RT25E_PHY_WRLVL<<0)), 164c7d35befSPeter Korsgaard .datagiratio0 = ((MT47H128M16RT25E_PHY_GATELVL<<30) | 165c7d35befSPeter Korsgaard (MT47H128M16RT25E_PHY_GATELVL<<20) | 166c7d35befSPeter Korsgaard (MT47H128M16RT25E_PHY_GATELVL<<10) | 167c7d35befSPeter Korsgaard (MT47H128M16RT25E_PHY_GATELVL<<0)), 168c7d35befSPeter Korsgaard .datafwsratio0 = ((MT47H128M16RT25E_PHY_FIFO_WE<<30) | 169c7d35befSPeter Korsgaard (MT47H128M16RT25E_PHY_FIFO_WE<<20) | 170c7d35befSPeter Korsgaard (MT47H128M16RT25E_PHY_FIFO_WE<<10) | 171c7d35befSPeter Korsgaard (MT47H128M16RT25E_PHY_FIFO_WE<<0)), 172c7d35befSPeter Korsgaard .datawrsratio0 = ((MT47H128M16RT25E_PHY_WR_DATA<<30) | 173c7d35befSPeter Korsgaard (MT47H128M16RT25E_PHY_WR_DATA<<20) | 174c7d35befSPeter Korsgaard (MT47H128M16RT25E_PHY_WR_DATA<<10) | 175c7d35befSPeter Korsgaard (MT47H128M16RT25E_PHY_WR_DATA<<0)), 176c7d35befSPeter Korsgaard .datauserank0delay = MT47H128M16RT25E_PHY_RANK0_DELAY, 177c00f69dbSPeter Korsgaard .datadldiff0 = PHY_DLL_LOCK_DIFF, 178c00f69dbSPeter Korsgaard }; 179c00f69dbSPeter Korsgaard 180c00f69dbSPeter Korsgaard static const struct cmd_control ddr2_cmd_ctrl_data = { 181c7d35befSPeter Korsgaard .cmd0csratio = MT47H128M16RT25E_RATIO, 182c7d35befSPeter Korsgaard .cmd0dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF, 183c7d35befSPeter Korsgaard .cmd0iclkout = MT47H128M16RT25E_INVERT_CLKOUT, 184c00f69dbSPeter Korsgaard 185c7d35befSPeter Korsgaard .cmd1csratio = MT47H128M16RT25E_RATIO, 186c7d35befSPeter Korsgaard .cmd1dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF, 187c7d35befSPeter Korsgaard .cmd1iclkout = MT47H128M16RT25E_INVERT_CLKOUT, 188c00f69dbSPeter Korsgaard 189c7d35befSPeter Korsgaard .cmd2csratio = MT47H128M16RT25E_RATIO, 190c7d35befSPeter Korsgaard .cmd2dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF, 191c7d35befSPeter Korsgaard .cmd2iclkout = MT47H128M16RT25E_INVERT_CLKOUT, 192c00f69dbSPeter Korsgaard }; 193c00f69dbSPeter Korsgaard 194c00f69dbSPeter Korsgaard static const struct emif_regs ddr2_emif_reg_data = { 195c7d35befSPeter Korsgaard .sdram_config = MT47H128M16RT25E_EMIF_SDCFG, 196c7d35befSPeter Korsgaard .ref_ctrl = MT47H128M16RT25E_EMIF_SDREF, 197c7d35befSPeter Korsgaard .sdram_tim1 = MT47H128M16RT25E_EMIF_TIM1, 198c7d35befSPeter Korsgaard .sdram_tim2 = MT47H128M16RT25E_EMIF_TIM2, 199c7d35befSPeter Korsgaard .sdram_tim3 = MT47H128M16RT25E_EMIF_TIM3, 200c7d35befSPeter Korsgaard .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY, 201c00f69dbSPeter Korsgaard }; 202c00f69dbSPeter Korsgaard 203c00f69dbSPeter Korsgaard static const struct ddr_data ddr3_data = { 204c7d35befSPeter Korsgaard .datardsratio0 = MT41J128MJT125_RD_DQS, 205c7d35befSPeter Korsgaard .datawdsratio0 = MT41J128MJT125_WR_DQS, 206c7d35befSPeter Korsgaard .datafwsratio0 = MT41J128MJT125_PHY_FIFO_WE, 207c7d35befSPeter Korsgaard .datawrsratio0 = MT41J128MJT125_PHY_WR_DATA, 208c00f69dbSPeter Korsgaard .datadldiff0 = PHY_DLL_LOCK_DIFF, 209c00f69dbSPeter Korsgaard }; 210c00f69dbSPeter Korsgaard 211c7ba18adSTom Rini static const struct ddr_data ddr3_beagleblack_data = { 212c7ba18adSTom Rini .datardsratio0 = MT41K256M16HA125E_RD_DQS, 213c7ba18adSTom Rini .datawdsratio0 = MT41K256M16HA125E_WR_DQS, 214c7ba18adSTom Rini .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE, 215c7ba18adSTom Rini .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA, 216c7ba18adSTom Rini .datadldiff0 = PHY_DLL_LOCK_DIFF, 217c7ba18adSTom Rini }; 218c7ba18adSTom Rini 21913526f71SJeff Lance static const struct ddr_data ddr3_evm_data = { 22013526f71SJeff Lance .datardsratio0 = MT41J512M8RH125_RD_DQS, 22113526f71SJeff Lance .datawdsratio0 = MT41J512M8RH125_WR_DQS, 22213526f71SJeff Lance .datafwsratio0 = MT41J512M8RH125_PHY_FIFO_WE, 22313526f71SJeff Lance .datawrsratio0 = MT41J512M8RH125_PHY_WR_DATA, 22413526f71SJeff Lance .datadldiff0 = PHY_DLL_LOCK_DIFF, 22513526f71SJeff Lance }; 22613526f71SJeff Lance 227c00f69dbSPeter Korsgaard static const struct cmd_control ddr3_cmd_ctrl_data = { 228c7d35befSPeter Korsgaard .cmd0csratio = MT41J128MJT125_RATIO, 229c7d35befSPeter Korsgaard .cmd0dldiff = MT41J128MJT125_DLL_LOCK_DIFF, 230c7d35befSPeter Korsgaard .cmd0iclkout = MT41J128MJT125_INVERT_CLKOUT, 231c00f69dbSPeter Korsgaard 232c7d35befSPeter Korsgaard .cmd1csratio = MT41J128MJT125_RATIO, 233c7d35befSPeter Korsgaard .cmd1dldiff = MT41J128MJT125_DLL_LOCK_DIFF, 234c7d35befSPeter Korsgaard .cmd1iclkout = MT41J128MJT125_INVERT_CLKOUT, 235c00f69dbSPeter Korsgaard 236c7d35befSPeter Korsgaard .cmd2csratio = MT41J128MJT125_RATIO, 237c7d35befSPeter Korsgaard .cmd2dldiff = MT41J128MJT125_DLL_LOCK_DIFF, 238c7d35befSPeter Korsgaard .cmd2iclkout = MT41J128MJT125_INVERT_CLKOUT, 239c00f69dbSPeter Korsgaard }; 240c00f69dbSPeter Korsgaard 241c7ba18adSTom Rini static const struct cmd_control ddr3_beagleblack_cmd_ctrl_data = { 242c7ba18adSTom Rini .cmd0csratio = MT41K256M16HA125E_RATIO, 243c7ba18adSTom Rini .cmd0dldiff = MT41K256M16HA125E_DLL_LOCK_DIFF, 244c7ba18adSTom Rini .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT, 245c7ba18adSTom Rini 246c7ba18adSTom Rini .cmd1csratio = MT41K256M16HA125E_RATIO, 247c7ba18adSTom Rini .cmd1dldiff = MT41K256M16HA125E_DLL_LOCK_DIFF, 248c7ba18adSTom Rini .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT, 249c7ba18adSTom Rini 250c7ba18adSTom Rini .cmd2csratio = MT41K256M16HA125E_RATIO, 251c7ba18adSTom Rini .cmd2dldiff = MT41K256M16HA125E_DLL_LOCK_DIFF, 252c7ba18adSTom Rini .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT, 253c7ba18adSTom Rini }; 254c7ba18adSTom Rini 25513526f71SJeff Lance static const struct cmd_control ddr3_evm_cmd_ctrl_data = { 25613526f71SJeff Lance .cmd0csratio = MT41J512M8RH125_RATIO, 25713526f71SJeff Lance .cmd0dldiff = MT41J512M8RH125_DLL_LOCK_DIFF, 25813526f71SJeff Lance .cmd0iclkout = MT41J512M8RH125_INVERT_CLKOUT, 25913526f71SJeff Lance 26013526f71SJeff Lance .cmd1csratio = MT41J512M8RH125_RATIO, 26113526f71SJeff Lance .cmd1dldiff = MT41J512M8RH125_DLL_LOCK_DIFF, 26213526f71SJeff Lance .cmd1iclkout = MT41J512M8RH125_INVERT_CLKOUT, 26313526f71SJeff Lance 26413526f71SJeff Lance .cmd2csratio = MT41J512M8RH125_RATIO, 26513526f71SJeff Lance .cmd2dldiff = MT41J512M8RH125_DLL_LOCK_DIFF, 26613526f71SJeff Lance .cmd2iclkout = MT41J512M8RH125_INVERT_CLKOUT, 26713526f71SJeff Lance }; 26813526f71SJeff Lance 269c00f69dbSPeter Korsgaard static struct emif_regs ddr3_emif_reg_data = { 270c7d35befSPeter Korsgaard .sdram_config = MT41J128MJT125_EMIF_SDCFG, 271c7d35befSPeter Korsgaard .ref_ctrl = MT41J128MJT125_EMIF_SDREF, 272c7d35befSPeter Korsgaard .sdram_tim1 = MT41J128MJT125_EMIF_TIM1, 273c7d35befSPeter Korsgaard .sdram_tim2 = MT41J128MJT125_EMIF_TIM2, 274c7d35befSPeter Korsgaard .sdram_tim3 = MT41J128MJT125_EMIF_TIM3, 275c7d35befSPeter Korsgaard .zq_config = MT41J128MJT125_ZQ_CFG, 27659dcf970SVaibhav Hiremath .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY | 27759dcf970SVaibhav Hiremath PHY_EN_DYN_PWRDN, 278c00f69dbSPeter Korsgaard }; 27913526f71SJeff Lance 280c7ba18adSTom Rini static struct emif_regs ddr3_beagleblack_emif_reg_data = { 281c7ba18adSTom Rini .sdram_config = MT41K256M16HA125E_EMIF_SDCFG, 282c7ba18adSTom Rini .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF, 283c7ba18adSTom Rini .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1, 284c7ba18adSTom Rini .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2, 285c7ba18adSTom Rini .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3, 286c7ba18adSTom Rini .zq_config = MT41K256M16HA125E_ZQ_CFG, 287c7ba18adSTom Rini .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY, 288c7ba18adSTom Rini }; 289c7ba18adSTom Rini 29013526f71SJeff Lance static struct emif_regs ddr3_evm_emif_reg_data = { 29113526f71SJeff Lance .sdram_config = MT41J512M8RH125_EMIF_SDCFG, 29213526f71SJeff Lance .ref_ctrl = MT41J512M8RH125_EMIF_SDREF, 29313526f71SJeff Lance .sdram_tim1 = MT41J512M8RH125_EMIF_TIM1, 29413526f71SJeff Lance .sdram_tim2 = MT41J512M8RH125_EMIF_TIM2, 29513526f71SJeff Lance .sdram_tim3 = MT41J512M8RH125_EMIF_TIM3, 29613526f71SJeff Lance .zq_config = MT41J512M8RH125_ZQ_CFG, 29759dcf970SVaibhav Hiremath .emif_ddr_phy_ctlr_1 = MT41J512M8RH125_EMIF_READ_LATENCY | 29859dcf970SVaibhav Hiremath PHY_EN_DYN_PWRDN, 29913526f71SJeff Lance }; 300e363426eSPeter Korsgaard #endif 301e363426eSPeter Korsgaard 302e363426eSPeter Korsgaard /* 303e363426eSPeter Korsgaard * early system init of muxing and clocks. 304e363426eSPeter Korsgaard */ 305e363426eSPeter Korsgaard void s_init(void) 306e363426eSPeter Korsgaard { 307*4596dcc1STom Rini /* 308*4596dcc1STom Rini * Save the boot parameters passed from romcode. 309*4596dcc1STom Rini * We cannot delay the saving further than this, 310*4596dcc1STom Rini * to prevent overwrites. 311*4596dcc1STom Rini */ 312*4596dcc1STom Rini #ifdef CONFIG_SPL_BUILD 313*4596dcc1STom Rini save_omap_boot_params(); 314*4596dcc1STom Rini #endif 315*4596dcc1STom Rini 316e363426eSPeter Korsgaard /* WDT1 is already running when the bootloader gets control 317e363426eSPeter Korsgaard * Disable it to avoid "random" resets 318e363426eSPeter Korsgaard */ 319e363426eSPeter Korsgaard writel(0xAAAA, &wdtimer->wdtwspr); 320e363426eSPeter Korsgaard while (readl(&wdtimer->wdtwwps) != 0x0) 321e363426eSPeter Korsgaard ; 322e363426eSPeter Korsgaard writel(0x5555, &wdtimer->wdtwspr); 323e363426eSPeter Korsgaard while (readl(&wdtimer->wdtwwps) != 0x0) 324e363426eSPeter Korsgaard ; 325e363426eSPeter Korsgaard 326e363426eSPeter Korsgaard #ifdef CONFIG_SPL_BUILD 327e363426eSPeter Korsgaard /* Setup the PLLs and the clocks for the peripherals */ 328e363426eSPeter Korsgaard pll_init(); 329e363426eSPeter Korsgaard 330e363426eSPeter Korsgaard /* Enable RTC32K clock */ 331e363426eSPeter Korsgaard rtc32k_enable(); 332e363426eSPeter Korsgaard 333e363426eSPeter Korsgaard /* UART softreset */ 334e363426eSPeter Korsgaard u32 regVal; 335e363426eSPeter Korsgaard 3366422b70bSAndrew Bradford #ifdef CONFIG_SERIAL1 337e363426eSPeter Korsgaard enable_uart0_pin_mux(); 3386422b70bSAndrew Bradford #endif /* CONFIG_SERIAL1 */ 3396422b70bSAndrew Bradford #ifdef CONFIG_SERIAL2 3406422b70bSAndrew Bradford enable_uart1_pin_mux(); 3416422b70bSAndrew Bradford #endif /* CONFIG_SERIAL2 */ 3426422b70bSAndrew Bradford #ifdef CONFIG_SERIAL3 3436422b70bSAndrew Bradford enable_uart2_pin_mux(); 3446422b70bSAndrew Bradford #endif /* CONFIG_SERIAL3 */ 3456422b70bSAndrew Bradford #ifdef CONFIG_SERIAL4 3466422b70bSAndrew Bradford enable_uart3_pin_mux(); 3476422b70bSAndrew Bradford #endif /* CONFIG_SERIAL4 */ 3486422b70bSAndrew Bradford #ifdef CONFIG_SERIAL5 3496422b70bSAndrew Bradford enable_uart4_pin_mux(); 3506422b70bSAndrew Bradford #endif /* CONFIG_SERIAL5 */ 3516422b70bSAndrew Bradford #ifdef CONFIG_SERIAL6 3526422b70bSAndrew Bradford enable_uart5_pin_mux(); 3536422b70bSAndrew Bradford #endif /* CONFIG_SERIAL6 */ 354e363426eSPeter Korsgaard 355e363426eSPeter Korsgaard regVal = readl(&uart_base->uartsyscfg); 356e363426eSPeter Korsgaard regVal |= UART_RESET; 357e363426eSPeter Korsgaard writel(regVal, &uart_base->uartsyscfg); 358e363426eSPeter Korsgaard while ((readl(&uart_base->uartsyssts) & 359e363426eSPeter Korsgaard UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK) 360e363426eSPeter Korsgaard ; 361e363426eSPeter Korsgaard 362e363426eSPeter Korsgaard /* Disable smart idle */ 363e363426eSPeter Korsgaard regVal = readl(&uart_base->uartsyscfg); 364e363426eSPeter Korsgaard regVal |= UART_SMART_IDLE_EN; 365e363426eSPeter Korsgaard writel(regVal, &uart_base->uartsyscfg); 366e363426eSPeter Korsgaard 367e363426eSPeter Korsgaard gd = &gdata; 368e363426eSPeter Korsgaard 369e363426eSPeter Korsgaard preloader_console_init(); 370e363426eSPeter Korsgaard 371e363426eSPeter Korsgaard /* Initalize the board header */ 372e363426eSPeter Korsgaard enable_i2c0_pin_mux(); 373e363426eSPeter Korsgaard i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); 374e363426eSPeter Korsgaard if (read_eeprom() < 0) 375e363426eSPeter Korsgaard puts("Could not get board ID.\n"); 376e363426eSPeter Korsgaard 377e363426eSPeter Korsgaard enable_board_pin_mux(&header); 378e363426eSPeter Korsgaard if (board_is_evm_sk()) { 379e363426eSPeter Korsgaard /* 380e363426eSPeter Korsgaard * EVM SK 1.2A and later use gpio0_7 to enable DDR3. 381e363426eSPeter Korsgaard * This is safe enough to do on older revs. 382e363426eSPeter Korsgaard */ 383e363426eSPeter Korsgaard gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en"); 384e363426eSPeter Korsgaard gpio_direction_output(GPIO_DDR_VTT_EN, 1); 385e363426eSPeter Korsgaard } 386e363426eSPeter Korsgaard 387c7ba18adSTom Rini if (board_is_evm_sk()) 388c7d35befSPeter Korsgaard config_ddr(303, MT41J128MJT125_IOCTRL_VALUE, &ddr3_data, 3893ba65f97SMatt Porter &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data, 0); 390c7ba18adSTom Rini else if (board_is_bone_lt()) 391b996a3e9STom Rini config_ddr(400, MT41K256M16HA125E_IOCTRL_VALUE, 392c7ba18adSTom Rini &ddr3_beagleblack_data, 393c7ba18adSTom Rini &ddr3_beagleblack_cmd_ctrl_data, 394c7ba18adSTom Rini &ddr3_beagleblack_emif_reg_data, 0); 39513526f71SJeff Lance else if (board_is_evm_15_or_later()) 39613526f71SJeff Lance config_ddr(303, MT41J512M8RH125_IOCTRL_VALUE, &ddr3_evm_data, 3973ba65f97SMatt Porter &ddr3_evm_cmd_ctrl_data, &ddr3_evm_emif_reg_data, 0); 398c00f69dbSPeter Korsgaard else 399c7d35befSPeter Korsgaard config_ddr(266, MT47H128M16RT25E_IOCTRL_VALUE, &ddr2_data, 4003ba65f97SMatt Porter &ddr2_cmd_ctrl_data, &ddr2_emif_reg_data, 0); 401e363426eSPeter Korsgaard #endif 402e363426eSPeter Korsgaard } 403e363426eSPeter Korsgaard 404e363426eSPeter Korsgaard /* 405e363426eSPeter Korsgaard * Basic board specific setup. Pinmux has been handled already. 406e363426eSPeter Korsgaard */ 407e363426eSPeter Korsgaard int board_init(void) 408e363426eSPeter Korsgaard { 409e363426eSPeter Korsgaard i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); 410e363426eSPeter Korsgaard if (read_eeprom() < 0) 411e363426eSPeter Korsgaard puts("Could not get board ID.\n"); 412e363426eSPeter Korsgaard 413e363426eSPeter Korsgaard gd->bd->bi_boot_params = PHYS_DRAM_1 + 0x100; 414e363426eSPeter Korsgaard 41598b5c269SIlya Yanok gpmc_init(); 41698b5c269SIlya Yanok 417e363426eSPeter Korsgaard return 0; 418e363426eSPeter Korsgaard } 419e363426eSPeter Korsgaard 420044fc14bSTom Rini #ifdef CONFIG_BOARD_LATE_INIT 421044fc14bSTom Rini int board_late_init(void) 422044fc14bSTom Rini { 423044fc14bSTom Rini #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG 424044fc14bSTom Rini char safe_string[HDR_NAME_LEN + 1]; 425044fc14bSTom Rini 426044fc14bSTom Rini /* Now set variables based on the header. */ 427044fc14bSTom Rini strncpy(safe_string, (char *)header.name, sizeof(header.name)); 428044fc14bSTom Rini safe_string[sizeof(header.name)] = 0; 429044fc14bSTom Rini setenv("board_name", safe_string); 430044fc14bSTom Rini 431044fc14bSTom Rini strncpy(safe_string, (char *)header.version, sizeof(header.version)); 432044fc14bSTom Rini safe_string[sizeof(header.version)] = 0; 433044fc14bSTom Rini setenv("board_rev", safe_string); 434044fc14bSTom Rini #endif 435044fc14bSTom Rini 436044fc14bSTom Rini return 0; 437044fc14bSTom Rini } 438044fc14bSTom Rini #endif 439044fc14bSTom Rini 440c0e66793SIlya Yanok #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \ 441c0e66793SIlya Yanok (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD)) 442e363426eSPeter Korsgaard static void cpsw_control(int enabled) 443e363426eSPeter Korsgaard { 444e363426eSPeter Korsgaard /* VTP can be added here */ 445e363426eSPeter Korsgaard 446e363426eSPeter Korsgaard return; 447e363426eSPeter Korsgaard } 448e363426eSPeter Korsgaard 449e363426eSPeter Korsgaard static struct cpsw_slave_data cpsw_slaves[] = { 450e363426eSPeter Korsgaard { 451e363426eSPeter Korsgaard .slave_reg_ofs = 0x208, 452e363426eSPeter Korsgaard .sliver_reg_ofs = 0xd80, 453e363426eSPeter Korsgaard .phy_id = 0, 454e363426eSPeter Korsgaard }, 455e363426eSPeter Korsgaard { 456e363426eSPeter Korsgaard .slave_reg_ofs = 0x308, 457e363426eSPeter Korsgaard .sliver_reg_ofs = 0xdc0, 458e363426eSPeter Korsgaard .phy_id = 1, 459e363426eSPeter Korsgaard }, 460e363426eSPeter Korsgaard }; 461e363426eSPeter Korsgaard 462e363426eSPeter Korsgaard static struct cpsw_platform_data cpsw_data = { 46381df2babSMatt Porter .mdio_base = CPSW_MDIO_BASE, 46481df2babSMatt Porter .cpsw_base = CPSW_BASE, 465e363426eSPeter Korsgaard .mdio_div = 0xff, 466e363426eSPeter Korsgaard .channels = 8, 467e363426eSPeter Korsgaard .cpdma_reg_ofs = 0x800, 468e363426eSPeter Korsgaard .slaves = 1, 469e363426eSPeter Korsgaard .slave_data = cpsw_slaves, 470e363426eSPeter Korsgaard .ale_reg_ofs = 0xd00, 471e363426eSPeter Korsgaard .ale_entries = 1024, 472e363426eSPeter Korsgaard .host_port_reg_ofs = 0x108, 473e363426eSPeter Korsgaard .hw_stats_reg_ofs = 0x900, 474e363426eSPeter Korsgaard .mac_control = (1 << 5), 475e363426eSPeter Korsgaard .control = cpsw_control, 476e363426eSPeter Korsgaard .host_port_num = 0, 477e363426eSPeter Korsgaard .version = CPSW_CTRL_VERSION_2, 478e363426eSPeter Korsgaard }; 479d2aa1154SIlya Yanok #endif 480e363426eSPeter Korsgaard 481d2aa1154SIlya Yanok #if defined(CONFIG_DRIVER_TI_CPSW) || \ 482d2aa1154SIlya Yanok (defined(CONFIG_USB_ETHER) && defined(CONFIG_MUSB_GADGET)) 483e363426eSPeter Korsgaard int board_eth_init(bd_t *bis) 484e363426eSPeter Korsgaard { 485d2aa1154SIlya Yanok int rv, n = 0; 486e363426eSPeter Korsgaard uint8_t mac_addr[6]; 487e363426eSPeter Korsgaard uint32_t mac_hi, mac_lo; 488e363426eSPeter Korsgaard 489e363426eSPeter Korsgaard /* try reading mac address from efuse */ 490e363426eSPeter Korsgaard mac_lo = readl(&cdev->macid0l); 491e363426eSPeter Korsgaard mac_hi = readl(&cdev->macid0h); 492e363426eSPeter Korsgaard mac_addr[0] = mac_hi & 0xFF; 493e363426eSPeter Korsgaard mac_addr[1] = (mac_hi & 0xFF00) >> 8; 494e363426eSPeter Korsgaard mac_addr[2] = (mac_hi & 0xFF0000) >> 16; 495e363426eSPeter Korsgaard mac_addr[3] = (mac_hi & 0xFF000000) >> 24; 496e363426eSPeter Korsgaard mac_addr[4] = mac_lo & 0xFF; 497e363426eSPeter Korsgaard mac_addr[5] = (mac_lo & 0xFF00) >> 8; 498e363426eSPeter Korsgaard 499c0e66793SIlya Yanok #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \ 500c0e66793SIlya Yanok (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD)) 501c0e66793SIlya Yanok if (!getenv("ethaddr")) { 502c0e66793SIlya Yanok printf("<ethaddr> not set. Validating first E-fuse MAC\n"); 503c0e66793SIlya Yanok 504e363426eSPeter Korsgaard if (is_valid_ether_addr(mac_addr)) 505e363426eSPeter Korsgaard eth_setenv_enetaddr("ethaddr", mac_addr); 506e363426eSPeter Korsgaard } 507e363426eSPeter Korsgaard 508a956bdcbSMatthias Fuchs if (board_is_bone() || board_is_bone_lt() || board_is_idk()) { 509e363426eSPeter Korsgaard writel(MII_MODE_ENABLE, &cdev->miisel); 510e363426eSPeter Korsgaard cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if = 511e363426eSPeter Korsgaard PHY_INTERFACE_MODE_MII; 512e363426eSPeter Korsgaard } else { 513e363426eSPeter Korsgaard writel(RGMII_MODE_ENABLE, &cdev->miisel); 514e363426eSPeter Korsgaard cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if = 515e363426eSPeter Korsgaard PHY_INTERFACE_MODE_RGMII; 516e363426eSPeter Korsgaard } 517e363426eSPeter Korsgaard 518d2aa1154SIlya Yanok rv = cpsw_register(&cpsw_data); 519d2aa1154SIlya Yanok if (rv < 0) 520d2aa1154SIlya Yanok printf("Error %d registering CPSW switch\n", rv); 521d2aa1154SIlya Yanok else 522d2aa1154SIlya Yanok n += rv; 5231634e969STom Rini 5241634e969STom Rini /* 5251634e969STom Rini * 5261634e969STom Rini * CPSW RGMII Internal Delay Mode is not supported in all PVT 5271634e969STom Rini * operating points. So we must set the TX clock delay feature 5281634e969STom Rini * in the AR8051 PHY. Since we only support a single ethernet 5291634e969STom Rini * device in U-Boot, we only do this for the first instance. 5301634e969STom Rini */ 5311634e969STom Rini #define AR8051_PHY_DEBUG_ADDR_REG 0x1d 5321634e969STom Rini #define AR8051_PHY_DEBUG_DATA_REG 0x1e 5331634e969STom Rini #define AR8051_DEBUG_RGMII_CLK_DLY_REG 0x5 5341634e969STom Rini #define AR8051_RGMII_TX_CLK_DLY 0x100 5351634e969STom Rini 5361634e969STom Rini if (board_is_evm_sk() || board_is_gp_evm()) { 5371634e969STom Rini const char *devname; 5381634e969STom Rini devname = miiphy_get_current_dev(); 5391634e969STom Rini 5401634e969STom Rini miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_ADDR_REG, 5411634e969STom Rini AR8051_DEBUG_RGMII_CLK_DLY_REG); 5421634e969STom Rini miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_DATA_REG, 5431634e969STom Rini AR8051_RGMII_TX_CLK_DLY); 5441634e969STom Rini } 545d2aa1154SIlya Yanok #endif 546c0e66793SIlya Yanok #if defined(CONFIG_USB_ETHER) && \ 547c0e66793SIlya Yanok (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_USBETH_SUPPORT)) 548c0e66793SIlya Yanok if (is_valid_ether_addr(mac_addr)) 549c0e66793SIlya Yanok eth_setenv_enetaddr("usbnet_devaddr", mac_addr); 550c0e66793SIlya Yanok 551d2aa1154SIlya Yanok rv = usb_eth_initialize(bis); 552d2aa1154SIlya Yanok if (rv < 0) 553d2aa1154SIlya Yanok printf("Error %d registering USB_ETHER\n", rv); 554d2aa1154SIlya Yanok else 555d2aa1154SIlya Yanok n += rv; 556d2aa1154SIlya Yanok #endif 557d2aa1154SIlya Yanok return n; 558e363426eSPeter Korsgaard } 559e363426eSPeter Korsgaard #endif 560