1952caa28SMarek Vasut /* 2952caa28SMarek Vasut * Altera SoCFPGA Clock and PLL configuration 3952caa28SMarek Vasut * 4952caa28SMarek Vasut * SPDX-License-Identifier: BSD-3-Clause 5952caa28SMarek Vasut */ 6952caa28SMarek Vasut 7952caa28SMarek Vasut #ifndef __SOCFPGA_PLL_CONFIG_H__ 8952caa28SMarek Vasut #define __SOCFPGA_PLL_CONFIG_H__ 9952caa28SMarek Vasut 10952caa28SMarek Vasut #define CONFIG_HPS_DBCTRL_STAYOSC1 1 11952caa28SMarek Vasut 12952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_VCO_DENOM 0 13*4d74c027SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_VCO_NUMER 63 14952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MPUCLK_CNT 0 15952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINCLK_CNT 0 16952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_DBGATCLK_CNT 0 17*4d74c027SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINQSPICLK_CNT 3 18952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINNANDSDMMCCLK_CNT 511 19*4d74c027SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_CFGS2FUSER0CLK_CNT 15 20952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L3MPCLK 1 21952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L3SPCLK 1 22952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L4MPCLK 1 23952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L4SPCLK 1 24952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGATCLK 0 25952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGCLK 1 26952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_TRACEDIV_TRACECLK 0 27952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_L4SRC_L4MP 1 28952caa28SMarek Vasut #define CONFIG_HPS_MAINPLLGRP_L4SRC_L4SP 1 29952caa28SMarek Vasut 30952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_VCO_DENOM 0 31952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_VCO_NUMER 39 32952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_VCO_PSRC 0 33952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_EMAC0CLK_CNT 511 34952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_EMAC1CLK_CNT 3 35952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_PERQSPICLK_CNT 511 36952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_PERNANDSDMMCCLK_CNT 4 37952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_PERBASECLK_CNT 4 38952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_S2FUSER1CLK_CNT 511 39952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_DIV_USBCLK 0 40952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_DIV_SPIMCLK 0 41952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_DIV_CAN0CLK 4 42952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_DIV_CAN1CLK 4 43952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_GPIODIV_GPIODBCLK 6249 44952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_SRC_SDMMC 2 45952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_SRC_NAND 2 46952caa28SMarek Vasut #define CONFIG_HPS_PERPLLGRP_SRC_QSPI 1 47952caa28SMarek Vasut 48952caa28SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_VCO_DENOM 0 49952caa28SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_VCO_NUMER 31 50952caa28SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_VCO_SSRC 0 51952caa28SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_CNT 1 52952caa28SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_PHASE 0 53952caa28SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_CNT 0 54952caa28SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_PHASE 0 55952caa28SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDRDQCLK_CNT 1 56952caa28SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_DDRDQCLK_PHASE 4 57952caa28SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_CNT 5 58952caa28SMarek Vasut #define CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_PHASE 0 59952caa28SMarek Vasut 60952caa28SMarek Vasut #define CONFIG_HPS_CLK_OSC1_HZ 25000000 61952caa28SMarek Vasut #define CONFIG_HPS_CLK_OSC2_HZ 25000000 62952caa28SMarek Vasut #define CONFIG_HPS_CLK_F2S_SDR_REF_HZ 0 63952caa28SMarek Vasut #define CONFIG_HPS_CLK_F2S_PER_REF_HZ 0 64*4d74c027SMarek Vasut #define CONFIG_HPS_CLK_MAINVCO_HZ 1600000000 65952caa28SMarek Vasut #define CONFIG_HPS_CLK_PERVCO_HZ 1000000000 66952caa28SMarek Vasut #define CONFIG_HPS_CLK_SDRVCO_HZ 800000000 67952caa28SMarek Vasut #define CONFIG_HPS_CLK_EMAC0_HZ 1953125 68952caa28SMarek Vasut #define CONFIG_HPS_CLK_EMAC1_HZ 250000000 69952caa28SMarek Vasut #define CONFIG_HPS_CLK_USBCLK_HZ 200000000 70952caa28SMarek Vasut #define CONFIG_HPS_CLK_NAND_HZ 50000000 71952caa28SMarek Vasut #define CONFIG_HPS_CLK_SDMMC_HZ 200000000 72*4d74c027SMarek Vasut #define CONFIG_HPS_CLK_QSPI_HZ 400000000 73952caa28SMarek Vasut #define CONFIG_HPS_CLK_SPIM_HZ 200000000 74952caa28SMarek Vasut #define CONFIG_HPS_CLK_CAN0_HZ 12500000 75952caa28SMarek Vasut #define CONFIG_HPS_CLK_CAN1_HZ 12500000 76952caa28SMarek Vasut #define CONFIG_HPS_CLK_GPIODB_HZ 32000 77952caa28SMarek Vasut #define CONFIG_HPS_CLK_L4_MP_HZ 100000000 78952caa28SMarek Vasut #define CONFIG_HPS_CLK_L4_SP_HZ 100000000 79952caa28SMarek Vasut 80952caa28SMarek Vasut #define CONFIG_HPS_ALTERAGRP_MPUCLK 1 81*4d74c027SMarek Vasut #define CONFIG_HPS_ALTERAGRP_MAINCLK 3 82*4d74c027SMarek Vasut #define CONFIG_HPS_ALTERAGRP_DBGATCLK 3 83952caa28SMarek Vasut 84952caa28SMarek Vasut 85952caa28SMarek Vasut #endif /* __SOCFPGA_PLL_CONFIG_H__ */ 86