19ee16897SLucile Quirion /*
29ee16897SLucile Quirion * (C) Copyright 2015 Savoir-faire Linux Inc.
39ee16897SLucile Quirion *
49ee16897SLucile Quirion * Derived from MX51EVK code by
59ee16897SLucile Quirion * Freescale Semiconductor, Inc.
69ee16897SLucile Quirion *
79ee16897SLucile Quirion * SPDX-License-Identifier: GPL-2.0+
89ee16897SLucile Quirion */
99ee16897SLucile Quirion
109ee16897SLucile Quirion #include <common.h>
119ee16897SLucile Quirion #include <asm/io.h>
129ee16897SLucile Quirion #include <asm/gpio.h>
139ee16897SLucile Quirion #include <asm/arch/imx-regs.h>
149ee16897SLucile Quirion #include <asm/arch/iomux-mx51.h>
151221ce45SMasahiro Yamada #include <linux/errno.h>
169ee16897SLucile Quirion #include <asm/arch/sys_proto.h>
179ee16897SLucile Quirion #include <asm/arch/crm_regs.h>
189ee16897SLucile Quirion #include <asm/arch/clock.h>
19552a848eSStefano Babic #include <asm/mach-imx/mx5_video.h>
209ee16897SLucile Quirion #include <mmc.h>
219ee16897SLucile Quirion #include <fsl_esdhc.h>
229ee16897SLucile Quirion #include <mc13892.h>
239ee16897SLucile Quirion
24f3488bb3SDamien Riegel #include <malloc.h>
25f3488bb3SDamien Riegel #include <netdev.h>
26f3488bb3SDamien Riegel #include <phy.h>
279ee16897SLucile Quirion #include "ts4800.h"
289ee16897SLucile Quirion
299ee16897SLucile Quirion DECLARE_GLOBAL_DATA_PTR;
309ee16897SLucile Quirion
319ee16897SLucile Quirion #ifdef CONFIG_FSL_ESDHC
329ee16897SLucile Quirion struct fsl_esdhc_cfg esdhc_cfg[2] = {
339ee16897SLucile Quirion {MMC_SDHC1_BASE_ADDR},
349ee16897SLucile Quirion {MMC_SDHC2_BASE_ADDR},
359ee16897SLucile Quirion };
369ee16897SLucile Quirion #endif
379ee16897SLucile Quirion
dram_init(void)389ee16897SLucile Quirion int dram_init(void)
399ee16897SLucile Quirion {
409ee16897SLucile Quirion /* dram_init must store complete ramsize in gd->ram_size */
419ee16897SLucile Quirion gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
429ee16897SLucile Quirion PHYS_SDRAM_1_SIZE);
439ee16897SLucile Quirion return 0;
449ee16897SLucile Quirion }
459ee16897SLucile Quirion
get_board_rev(void)469ee16897SLucile Quirion u32 get_board_rev(void)
479ee16897SLucile Quirion {
489ee16897SLucile Quirion u32 rev = get_cpu_rev();
499ee16897SLucile Quirion if (!gpio_get_value(IMX_GPIO_NR(1, 22)))
509ee16897SLucile Quirion rev |= BOARD_REV_2_0 << BOARD_VER_OFFSET;
519ee16897SLucile Quirion return rev;
529ee16897SLucile Quirion }
539ee16897SLucile Quirion
549ee16897SLucile Quirion #define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_DSE_HIGH)
559ee16897SLucile Quirion
setup_iomux_uart(void)569ee16897SLucile Quirion static void setup_iomux_uart(void)
579ee16897SLucile Quirion {
589ee16897SLucile Quirion static const iomux_v3_cfg_t uart_pads[] = {
599ee16897SLucile Quirion MX51_PAD_UART1_RXD__UART1_RXD,
609ee16897SLucile Quirion MX51_PAD_UART1_TXD__UART1_TXD,
619ee16897SLucile Quirion NEW_PAD_CTRL(MX51_PAD_UART1_RTS__UART1_RTS, UART_PAD_CTRL),
629ee16897SLucile Quirion NEW_PAD_CTRL(MX51_PAD_UART1_CTS__UART1_CTS, UART_PAD_CTRL),
639ee16897SLucile Quirion };
649ee16897SLucile Quirion
659ee16897SLucile Quirion imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
669ee16897SLucile Quirion }
679ee16897SLucile Quirion
setup_iomux_fec(void)68f3488bb3SDamien Riegel static void setup_iomux_fec(void)
69f3488bb3SDamien Riegel {
70f3488bb3SDamien Riegel static const iomux_v3_cfg_t fec_pads[] = {
71f3488bb3SDamien Riegel NEW_PAD_CTRL(MX51_PAD_EIM_EB2__FEC_MDIO,
72f3488bb3SDamien Riegel PAD_CTL_HYS |
73f3488bb3SDamien Riegel PAD_CTL_PUS_22K_UP |
74f3488bb3SDamien Riegel PAD_CTL_DSE_HIGH | PAD_CTL_SRE_FAST),
75f3488bb3SDamien Riegel MX51_PAD_EIM_EB3__FEC_RDATA1,
76f3488bb3SDamien Riegel NEW_PAD_CTRL(MX51_PAD_EIM_CS2__FEC_RDATA2, PAD_CTL_HYS),
77f3488bb3SDamien Riegel MX51_PAD_EIM_CS3__FEC_RDATA3,
78f3488bb3SDamien Riegel MX51_PAD_NANDF_CS2__FEC_TX_ER,
79f3488bb3SDamien Riegel MX51_PAD_EIM_CS5__FEC_CRS,
80f3488bb3SDamien Riegel MX51_PAD_EIM_CS4__FEC_RX_ER,
81f3488bb3SDamien Riegel /* PAD used on TS4800 */
82f3488bb3SDamien Riegel MX51_PAD_DI2_PIN2__FEC_MDC,
83f3488bb3SDamien Riegel MX51_PAD_DISP2_DAT14__FEC_RDAT0,
84f3488bb3SDamien Riegel MX51_PAD_DISP2_DAT10__FEC_COL,
85f3488bb3SDamien Riegel MX51_PAD_DISP2_DAT11__FEC_RXCLK,
86f3488bb3SDamien Riegel MX51_PAD_DISP2_DAT15__FEC_TDAT0,
87f3488bb3SDamien Riegel MX51_PAD_DISP2_DAT6__FEC_TDAT1,
88f3488bb3SDamien Riegel MX51_PAD_DISP2_DAT7__FEC_TDAT2,
89f3488bb3SDamien Riegel MX51_PAD_DISP2_DAT8__FEC_TDAT3,
90f3488bb3SDamien Riegel MX51_PAD_DISP2_DAT9__FEC_TX_EN,
91f3488bb3SDamien Riegel MX51_PAD_DISP2_DAT13__FEC_TX_CLK,
92f3488bb3SDamien Riegel MX51_PAD_DISP2_DAT12__FEC_RX_DV,
93f3488bb3SDamien Riegel };
94f3488bb3SDamien Riegel
95f3488bb3SDamien Riegel imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
96f3488bb3SDamien Riegel }
97f3488bb3SDamien Riegel
989ee16897SLucile Quirion #ifdef CONFIG_FSL_ESDHC
board_mmc_getcd(struct mmc * mmc)999ee16897SLucile Quirion int board_mmc_getcd(struct mmc *mmc)
1009ee16897SLucile Quirion {
1019ee16897SLucile Quirion struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
1029ee16897SLucile Quirion int ret;
1039ee16897SLucile Quirion
1049ee16897SLucile Quirion imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_0__GPIO1_0,
1059ee16897SLucile Quirion NO_PAD_CTRL));
1069ee16897SLucile Quirion gpio_direction_input(IMX_GPIO_NR(1, 0));
1079ee16897SLucile Quirion imx_iomux_v3_setup_pad(NEW_PAD_CTRL(MX51_PAD_GPIO1_6__GPIO1_6,
1089ee16897SLucile Quirion NO_PAD_CTRL));
1099ee16897SLucile Quirion gpio_direction_input(IMX_GPIO_NR(1, 6));
1109ee16897SLucile Quirion
1119ee16897SLucile Quirion if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
1129ee16897SLucile Quirion ret = !gpio_get_value(IMX_GPIO_NR(1, 0));
1139ee16897SLucile Quirion else
1149ee16897SLucile Quirion ret = !gpio_get_value(IMX_GPIO_NR(1, 6));
1159ee16897SLucile Quirion
1169ee16897SLucile Quirion return ret;
1179ee16897SLucile Quirion }
1189ee16897SLucile Quirion
board_mmc_init(bd_t * bis)1199ee16897SLucile Quirion int board_mmc_init(bd_t *bis)
1209ee16897SLucile Quirion {
1219ee16897SLucile Quirion static const iomux_v3_cfg_t sd1_pads[] = {
1229ee16897SLucile Quirion NEW_PAD_CTRL(MX51_PAD_SD1_CMD__SD1_CMD, PAD_CTL_DSE_MAX |
1239ee16897SLucile Quirion PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
1249ee16897SLucile Quirion NEW_PAD_CTRL(MX51_PAD_SD1_CLK__SD1_CLK, PAD_CTL_DSE_MAX |
1259ee16897SLucile Quirion PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
1269ee16897SLucile Quirion NEW_PAD_CTRL(MX51_PAD_SD1_DATA0__SD1_DATA0, PAD_CTL_DSE_MAX |
1279ee16897SLucile Quirion PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
1289ee16897SLucile Quirion NEW_PAD_CTRL(MX51_PAD_SD1_DATA1__SD1_DATA1, PAD_CTL_DSE_MAX |
1299ee16897SLucile Quirion PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
1309ee16897SLucile Quirion NEW_PAD_CTRL(MX51_PAD_SD1_DATA2__SD1_DATA2, PAD_CTL_DSE_MAX |
1319ee16897SLucile Quirion PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | PAD_CTL_SRE_FAST),
1329ee16897SLucile Quirion NEW_PAD_CTRL(MX51_PAD_SD1_DATA3__SD1_DATA3, PAD_CTL_DSE_MAX |
1339ee16897SLucile Quirion PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_SRE_FAST),
1349ee16897SLucile Quirion NEW_PAD_CTRL(MX51_PAD_GPIO1_0__SD1_CD, PAD_CTL_HYS),
1359ee16897SLucile Quirion NEW_PAD_CTRL(MX51_PAD_GPIO1_1__SD1_WP, PAD_CTL_HYS),
1369ee16897SLucile Quirion };
1379ee16897SLucile Quirion
1389ee16897SLucile Quirion esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
1399ee16897SLucile Quirion
1409ee16897SLucile Quirion imx_iomux_v3_setup_multiple_pads(sd1_pads, ARRAY_SIZE(sd1_pads));
1419ee16897SLucile Quirion
1429ee16897SLucile Quirion return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
1439ee16897SLucile Quirion }
1449ee16897SLucile Quirion #endif
1459ee16897SLucile Quirion
board_early_init_f(void)1469ee16897SLucile Quirion int board_early_init_f(void)
1479ee16897SLucile Quirion {
1489ee16897SLucile Quirion setup_iomux_uart();
149f3488bb3SDamien Riegel setup_iomux_fec();
1509ee16897SLucile Quirion
1519ee16897SLucile Quirion return 0;
1529ee16897SLucile Quirion }
1539ee16897SLucile Quirion
board_init(void)1549ee16897SLucile Quirion int board_init(void)
1559ee16897SLucile Quirion {
1569ee16897SLucile Quirion /* address of boot parameters */
1579ee16897SLucile Quirion gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
1589ee16897SLucile Quirion
1599ee16897SLucile Quirion return 0;
1609ee16897SLucile Quirion }
1619ee16897SLucile Quirion
1629ee16897SLucile Quirion /*
163f3488bb3SDamien Riegel * Read the MAC address from FEC's registers PALR PAUR.
164f3488bb3SDamien Riegel * User is supposed to configure these registers when MAC address is known
165f3488bb3SDamien Riegel * from another source (fuse), but on TS4800, MAC address is not fused and
166f3488bb3SDamien Riegel * the bootrom configure these registers on startup.
167f3488bb3SDamien Riegel */
fec_get_mac_from_register(uint32_t base_addr)168f3488bb3SDamien Riegel static int fec_get_mac_from_register(uint32_t base_addr)
169f3488bb3SDamien Riegel {
170f3488bb3SDamien Riegel unsigned char ethaddr[6];
171f3488bb3SDamien Riegel u32 reg_mac[2];
172f3488bb3SDamien Riegel int i;
173f3488bb3SDamien Riegel
174f3488bb3SDamien Riegel reg_mac[0] = in_be32(base_addr + 0xE4);
175f3488bb3SDamien Riegel reg_mac[1] = in_be32(base_addr + 0xE8);
176f3488bb3SDamien Riegel
177f3488bb3SDamien Riegel for(i = 0; i < 6; i++)
178f3488bb3SDamien Riegel ethaddr[i] = (reg_mac[i / 4] >> ((i % 4) * 8)) & 0xFF;
179f3488bb3SDamien Riegel
180f3488bb3SDamien Riegel if (is_valid_ethaddr(ethaddr)) {
181*fd1e959eSSimon Glass eth_env_set_enetaddr("ethaddr", ethaddr);
182f3488bb3SDamien Riegel return 0;
183f3488bb3SDamien Riegel }
184f3488bb3SDamien Riegel
185f3488bb3SDamien Riegel return -1;
186f3488bb3SDamien Riegel }
187f3488bb3SDamien Riegel
188f3488bb3SDamien Riegel #define TS4800_GPIO_FEC_PHY_RES IMX_GPIO_NR(2, 14)
board_eth_init(bd_t * bd)189f3488bb3SDamien Riegel int board_eth_init(bd_t *bd)
190f3488bb3SDamien Riegel {
191f3488bb3SDamien Riegel int dev_id = -1;
192f3488bb3SDamien Riegel int phy_id = 0xFF;
193f3488bb3SDamien Riegel uint32_t addr = IMX_FEC_BASE;
194f3488bb3SDamien Riegel
195f3488bb3SDamien Riegel uint32_t base_mii;
196f3488bb3SDamien Riegel struct mii_dev *bus = NULL;
197f3488bb3SDamien Riegel struct phy_device *phydev = NULL;
198f3488bb3SDamien Riegel int ret;
199f3488bb3SDamien Riegel
200f3488bb3SDamien Riegel /* reset FEC phy */
201f3488bb3SDamien Riegel imx_iomux_v3_setup_pad(MX51_PAD_EIM_A20__GPIO2_14);
202f3488bb3SDamien Riegel gpio_direction_output(TS4800_GPIO_FEC_PHY_RES, 0);
203f3488bb3SDamien Riegel mdelay(1);
204f3488bb3SDamien Riegel gpio_set_value(TS4800_GPIO_FEC_PHY_RES, 1);
205f3488bb3SDamien Riegel mdelay(1);
206f3488bb3SDamien Riegel
207f3488bb3SDamien Riegel base_mii = addr;
208f3488bb3SDamien Riegel debug("eth_init: fec_probe(bd, %i, %i) @ %08x\n", dev_id, phy_id, addr);
209f3488bb3SDamien Riegel bus = fec_get_miibus(base_mii, dev_id);
210f3488bb3SDamien Riegel if (!bus)
211f3488bb3SDamien Riegel return -ENOMEM;
212f3488bb3SDamien Riegel
213f3488bb3SDamien Riegel phydev = phy_find_by_mask(bus, phy_id, PHY_INTERFACE_MODE_MII);
214f3488bb3SDamien Riegel if (!phydev) {
215f3488bb3SDamien Riegel free(bus);
216f3488bb3SDamien Riegel return -ENOMEM;
217f3488bb3SDamien Riegel }
218f3488bb3SDamien Riegel
219f3488bb3SDamien Riegel if (fec_get_mac_from_register(addr))
220f3488bb3SDamien Riegel printf("eth_init: failed to get MAC address\n");
221f3488bb3SDamien Riegel
222f3488bb3SDamien Riegel ret = fec_probe(bd, dev_id, addr, bus, phydev);
223f3488bb3SDamien Riegel if (ret) {
224f3488bb3SDamien Riegel free(phydev);
225f3488bb3SDamien Riegel free(bus);
226f3488bb3SDamien Riegel }
227f3488bb3SDamien Riegel
228f3488bb3SDamien Riegel return ret;
229f3488bb3SDamien Riegel }
230f3488bb3SDamien Riegel
231f3488bb3SDamien Riegel /*
2329ee16897SLucile Quirion * Do not overwrite the console
2339ee16897SLucile Quirion * Use always serial for U-Boot console
2349ee16897SLucile Quirion */
overwrite_console(void)2359ee16897SLucile Quirion int overwrite_console(void)
2369ee16897SLucile Quirion {
2379ee16897SLucile Quirion return 1;
2389ee16897SLucile Quirion }
2399ee16897SLucile Quirion
checkboard(void)2409ee16897SLucile Quirion int checkboard(void)
2419ee16897SLucile Quirion {
2429ee16897SLucile Quirion puts("Board: TS4800\n");
2439ee16897SLucile Quirion
2449ee16897SLucile Quirion return 0;
2459ee16897SLucile Quirion }
2469ee16897SLucile Quirion
hw_watchdog_reset(void)2479ee16897SLucile Quirion void hw_watchdog_reset(void)
2489ee16897SLucile Quirion {
2499ee16897SLucile Quirion struct ts4800_wtd_regs *wtd = (struct ts4800_wtd_regs *) (TS4800_SYSCON_BASE + 0xE);
2509ee16897SLucile Quirion /* feed the watchdog for another 10s */
2519ee16897SLucile Quirion writew(0x2, &wtd->feed);
2529ee16897SLucile Quirion }
2539ee16897SLucile Quirion
hw_watchdog_init(void)2549ee16897SLucile Quirion void hw_watchdog_init(void)
2559ee16897SLucile Quirion {
2569ee16897SLucile Quirion return;
2579ee16897SLucile Quirion }
258