xref: /rk3399_rockchip-uboot/board/technexion/pico-imx7d/pico-imx7d.c (revision 39632b4a01210e329333d787d828157dcd2c7328)
11541d7a6SVanessa Maegima /*
21541d7a6SVanessa Maegima  * Copyright (C) 2017 NXP Semiconductors
31541d7a6SVanessa Maegima  *
41541d7a6SVanessa Maegima  * SPDX-License-Identifier:	GPL-2.0+
51541d7a6SVanessa Maegima  */
61541d7a6SVanessa Maegima 
71541d7a6SVanessa Maegima #include <asm/arch/clock.h>
81541d7a6SVanessa Maegima #include <asm/arch/crm_regs.h>
91541d7a6SVanessa Maegima #include <asm/arch/imx-regs.h>
101541d7a6SVanessa Maegima #include <asm/arch/mx7-pins.h>
111541d7a6SVanessa Maegima #include <asm/arch/sys_proto.h>
121541d7a6SVanessa Maegima #include <asm/gpio.h>
13*552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
14*552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
151541d7a6SVanessa Maegima #include <asm/io.h>
161541d7a6SVanessa Maegima #include <common.h>
171541d7a6SVanessa Maegima #include <fsl_esdhc.h>
181541d7a6SVanessa Maegima #include <i2c.h>
191541d7a6SVanessa Maegima #include <miiphy.h>
201541d7a6SVanessa Maegima #include <mmc.h>
211541d7a6SVanessa Maegima #include <netdev.h>
221541d7a6SVanessa Maegima #include <usb.h>
231541d7a6SVanessa Maegima #include <power/pmic.h>
241541d7a6SVanessa Maegima #include <power/pfuze3000_pmic.h>
251541d7a6SVanessa Maegima #include "../../freescale/common/pfuze.h"
261541d7a6SVanessa Maegima 
271541d7a6SVanessa Maegima DECLARE_GLOBAL_DATA_PTR;
281541d7a6SVanessa Maegima 
291541d7a6SVanessa Maegima #define UART_PAD_CTRL  (PAD_CTL_DSE_3P3V_49OHM | \
301541d7a6SVanessa Maegima 	PAD_CTL_PUS_PU100KOHM | PAD_CTL_HYS)
311541d7a6SVanessa Maegima 
321541d7a6SVanessa Maegima #define USDHC_PAD_CTRL (PAD_CTL_DSE_3P3V_32OHM | PAD_CTL_SRE_SLOW | \
331541d7a6SVanessa Maegima 	PAD_CTL_HYS | PAD_CTL_PUE | PAD_CTL_PUS_PU47KOHM)
341541d7a6SVanessa Maegima 
351541d7a6SVanessa Maegima #define ENET_PAD_CTRL  (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
361541d7a6SVanessa Maegima #define ENET_PAD_CTRL_MII  (PAD_CTL_DSE_3P3V_32OHM)
371541d7a6SVanessa Maegima 
381541d7a6SVanessa Maegima #define ENET_RX_PAD_CTRL  (PAD_CTL_PUS_PU100KOHM | PAD_CTL_DSE_3P3V_49OHM)
391541d7a6SVanessa Maegima 
401541d7a6SVanessa Maegima #define I2C_PAD_CTRL    (PAD_CTL_DSE_3P3V_32OHM | PAD_CTL_SRE_SLOW | \
411541d7a6SVanessa Maegima 	PAD_CTL_HYS | PAD_CTL_PUE | PAD_CTL_PUS_PU100KOHM)
421541d7a6SVanessa Maegima 
431541d7a6SVanessa Maegima #ifdef CONFIG_SYS_I2C_MXC
441541d7a6SVanessa Maegima #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
451541d7a6SVanessa Maegima /* I2C4 for PMIC */
461541d7a6SVanessa Maegima static struct i2c_pads_info i2c_pad_info4 = {
471541d7a6SVanessa Maegima 	.scl = {
481541d7a6SVanessa Maegima 		.i2c_mode = MX7D_PAD_SAI1_RX_SYNC__I2C4_SCL | PC,
491541d7a6SVanessa Maegima 		.gpio_mode = MX7D_PAD_SAI1_RX_SYNC__GPIO6_IO16 | PC,
501541d7a6SVanessa Maegima 		.gp = IMX_GPIO_NR(6, 16),
511541d7a6SVanessa Maegima 	},
521541d7a6SVanessa Maegima 	.sda = {
531541d7a6SVanessa Maegima 		.i2c_mode = MX7D_PAD_SAI1_RX_BCLK__I2C4_SDA | PC,
541541d7a6SVanessa Maegima 		.gpio_mode = MX7D_PAD_SAI1_RX_BCLK__GPIO6_IO17 | PC,
551541d7a6SVanessa Maegima 		.gp = IMX_GPIO_NR(6, 17),
561541d7a6SVanessa Maegima 	},
571541d7a6SVanessa Maegima };
581541d7a6SVanessa Maegima #endif
591541d7a6SVanessa Maegima 
dram_init(void)601541d7a6SVanessa Maegima int dram_init(void)
611541d7a6SVanessa Maegima {
621541d7a6SVanessa Maegima 	gd->ram_size = PHYS_SDRAM_SIZE;
631541d7a6SVanessa Maegima 
641541d7a6SVanessa Maegima 	return 0;
651541d7a6SVanessa Maegima }
661541d7a6SVanessa Maegima 
671541d7a6SVanessa Maegima #ifdef CONFIG_POWER
681541d7a6SVanessa Maegima #define I2C_PMIC	3
power_init_board(void)691541d7a6SVanessa Maegima int power_init_board(void)
701541d7a6SVanessa Maegima {
711541d7a6SVanessa Maegima 	struct pmic *p;
721541d7a6SVanessa Maegima 	int ret;
731541d7a6SVanessa Maegima 	unsigned int reg, rev_id;
741541d7a6SVanessa Maegima 
751541d7a6SVanessa Maegima 	ret = power_pfuze3000_init(I2C_PMIC);
761541d7a6SVanessa Maegima 	if (ret)
771541d7a6SVanessa Maegima 		return ret;
781541d7a6SVanessa Maegima 
791541d7a6SVanessa Maegima 	p = pmic_get("PFUZE3000");
801541d7a6SVanessa Maegima 	ret = pmic_probe(p);
811541d7a6SVanessa Maegima 	if (ret)
821541d7a6SVanessa Maegima 		return ret;
831541d7a6SVanessa Maegima 
841541d7a6SVanessa Maegima 	pmic_reg_read(p, PFUZE3000_DEVICEID, &reg);
851541d7a6SVanessa Maegima 	pmic_reg_read(p, PFUZE3000_REVID, &rev_id);
861541d7a6SVanessa Maegima 	printf("PMIC:  PFUZE3000 DEV_ID=0x%x REV_ID=0x%x\n", reg, rev_id);
871541d7a6SVanessa Maegima 
881541d7a6SVanessa Maegima 	/* disable Low Power Mode during standby mode */
891541d7a6SVanessa Maegima 	pmic_reg_read(p, PFUZE3000_LDOGCTL, &reg);
901541d7a6SVanessa Maegima 	reg |= 0x1;
911541d7a6SVanessa Maegima 	pmic_reg_write(p, PFUZE3000_LDOGCTL, reg);
921541d7a6SVanessa Maegima 
931541d7a6SVanessa Maegima 	/* SW1A/1B mode set to APS/APS */
941541d7a6SVanessa Maegima 	reg = 0x8;
951541d7a6SVanessa Maegima 	pmic_reg_write(p, PFUZE3000_SW1AMODE, reg);
961541d7a6SVanessa Maegima 	pmic_reg_write(p, PFUZE3000_SW1BMODE, reg);
971541d7a6SVanessa Maegima 
981541d7a6SVanessa Maegima 	/* SW1A/1B standby voltage set to 1.025V */
991541d7a6SVanessa Maegima 	reg = 0xd;
1001541d7a6SVanessa Maegima 	pmic_reg_write(p, PFUZE3000_SW1ASTBY, reg);
1011541d7a6SVanessa Maegima 	pmic_reg_write(p, PFUZE3000_SW1BSTBY, reg);
1021541d7a6SVanessa Maegima 
1031541d7a6SVanessa Maegima 	/* decrease SW1B normal voltage to 0.975V */
1041541d7a6SVanessa Maegima 	pmic_reg_read(p, PFUZE3000_SW1BVOLT, &reg);
1051541d7a6SVanessa Maegima 	reg &= ~0x1f;
1061541d7a6SVanessa Maegima 	reg |= PFUZE3000_SW1AB_SETP(975);
1071541d7a6SVanessa Maegima 	pmic_reg_write(p, PFUZE3000_SW1BVOLT, reg);
1081541d7a6SVanessa Maegima 
1091541d7a6SVanessa Maegima 	return 0;
1101541d7a6SVanessa Maegima }
1111541d7a6SVanessa Maegima #endif
1121541d7a6SVanessa Maegima 
1131541d7a6SVanessa Maegima static iomux_v3_cfg_t const wdog_pads[] = {
1141541d7a6SVanessa Maegima 	MX7D_PAD_GPIO1_IO00__WDOG1_WDOG_B | MUX_PAD_CTRL(NO_PAD_CTRL),
1151541d7a6SVanessa Maegima };
1161541d7a6SVanessa Maegima 
1171541d7a6SVanessa Maegima static iomux_v3_cfg_t const uart5_pads[] = {
1181541d7a6SVanessa Maegima 	MX7D_PAD_I2C4_SCL__UART5_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
1191541d7a6SVanessa Maegima 	MX7D_PAD_I2C4_SDA__UART5_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
1201541d7a6SVanessa Maegima };
1211541d7a6SVanessa Maegima 
1221541d7a6SVanessa Maegima static iomux_v3_cfg_t const usdhc3_emmc_pads[] = {
1231541d7a6SVanessa Maegima 	MX7D_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1241541d7a6SVanessa Maegima 	MX7D_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1251541d7a6SVanessa Maegima 	MX7D_PAD_SD3_DATA0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1261541d7a6SVanessa Maegima 	MX7D_PAD_SD3_DATA1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1271541d7a6SVanessa Maegima 	MX7D_PAD_SD3_DATA2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1281541d7a6SVanessa Maegima 	MX7D_PAD_SD3_DATA3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1291541d7a6SVanessa Maegima 	MX7D_PAD_SD3_DATA4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1301541d7a6SVanessa Maegima 	MX7D_PAD_SD3_DATA5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1311541d7a6SVanessa Maegima 	MX7D_PAD_SD3_DATA6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1321541d7a6SVanessa Maegima 	MX7D_PAD_SD3_DATA7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1331541d7a6SVanessa Maegima 	MX7D_PAD_GPIO1_IO14__GPIO1_IO14 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
1341541d7a6SVanessa Maegima };
1351541d7a6SVanessa Maegima 
1361541d7a6SVanessa Maegima #ifdef CONFIG_FEC_MXC
1371541d7a6SVanessa Maegima static iomux_v3_cfg_t const fec1_pads[] = {
1381541d7a6SVanessa Maegima 	MX7D_PAD_SD2_CD_B__ENET1_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL_MII),
1391541d7a6SVanessa Maegima 	MX7D_PAD_SD2_WP__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL_MII),
1401541d7a6SVanessa Maegima 	MX7D_PAD_ENET1_RGMII_TXC__ENET1_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
1411541d7a6SVanessa Maegima 	MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
1421541d7a6SVanessa Maegima 	MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
1431541d7a6SVanessa Maegima 	MX7D_PAD_ENET1_RGMII_TD2__ENET1_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
1441541d7a6SVanessa Maegima 	MX7D_PAD_ENET1_RGMII_TD3__ENET1_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
1451541d7a6SVanessa Maegima 	MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
1461541d7a6SVanessa Maegima 	MX7D_PAD_ENET1_RGMII_RXC__ENET1_RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
1471541d7a6SVanessa Maegima 	MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
1481541d7a6SVanessa Maegima 	MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
1491541d7a6SVanessa Maegima 	MX7D_PAD_ENET1_RGMII_RD2__ENET1_RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
1501541d7a6SVanessa Maegima 	MX7D_PAD_ENET1_RGMII_RD3__ENET1_RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
1511541d7a6SVanessa Maegima 	MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
1521541d7a6SVanessa Maegima 	MX7D_PAD_SD3_STROBE__GPIO6_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL),
1531541d7a6SVanessa Maegima 	MX7D_PAD_SD3_RESET_B__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
1541541d7a6SVanessa Maegima };
1551541d7a6SVanessa Maegima 
1561541d7a6SVanessa Maegima #define FEC1_RST_GPIO	IMX_GPIO_NR(6, 11)
1571541d7a6SVanessa Maegima 
setup_iomux_fec(void)1581541d7a6SVanessa Maegima static void setup_iomux_fec(void)
1591541d7a6SVanessa Maegima {
1601541d7a6SVanessa Maegima 	imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
1611541d7a6SVanessa Maegima 
1621541d7a6SVanessa Maegima 	gpio_direction_output(FEC1_RST_GPIO, 0);
1631541d7a6SVanessa Maegima 	udelay(500);
1641541d7a6SVanessa Maegima 	gpio_set_value(FEC1_RST_GPIO, 1);
1651541d7a6SVanessa Maegima }
1661541d7a6SVanessa Maegima 
board_eth_init(bd_t * bis)1671541d7a6SVanessa Maegima int board_eth_init(bd_t *bis)
1681541d7a6SVanessa Maegima {
1691541d7a6SVanessa Maegima 	setup_iomux_fec();
1701541d7a6SVanessa Maegima 
1711541d7a6SVanessa Maegima 	return fecmxc_initialize_multi(bis, 0,
1721541d7a6SVanessa Maegima 		CONFIG_FEC_MXC_PHYADDR, IMX_FEC_BASE);
1731541d7a6SVanessa Maegima }
1741541d7a6SVanessa Maegima 
setup_fec(void)1751541d7a6SVanessa Maegima static int setup_fec(void)
1761541d7a6SVanessa Maegima {
1771541d7a6SVanessa Maegima 	struct iomuxc_gpr_base_regs *const iomuxc_gpr_regs
1781541d7a6SVanessa Maegima 		= (struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
1791541d7a6SVanessa Maegima 
1801541d7a6SVanessa Maegima 	/* Use 125M anatop REF_CLK1 for ENET1, clear gpr1[13], gpr1[17] */
1811541d7a6SVanessa Maegima 	clrsetbits_le32(&iomuxc_gpr_regs->gpr[1],
1821541d7a6SVanessa Maegima 			(IOMUXC_GPR_GPR1_GPR_ENET1_TX_CLK_SEL_MASK |
1831541d7a6SVanessa Maegima 			IOMUXC_GPR_GPR1_GPR_ENET1_CLK_DIR_MASK), 0);
1841541d7a6SVanessa Maegima 
1851541d7a6SVanessa Maegima 	return set_clk_enet(ENET_125MHz);
1861541d7a6SVanessa Maegima }
1871541d7a6SVanessa Maegima 
board_phy_config(struct phy_device * phydev)1881541d7a6SVanessa Maegima int board_phy_config(struct phy_device *phydev)
1891541d7a6SVanessa Maegima {
1901541d7a6SVanessa Maegima 	unsigned short val;
1911541d7a6SVanessa Maegima 
1921541d7a6SVanessa Maegima 	/* To enable AR8035 ouput a 125MHz clk from CLK_25M */
1931541d7a6SVanessa Maegima 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
1941541d7a6SVanessa Maegima 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
1951541d7a6SVanessa Maegima 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
1961541d7a6SVanessa Maegima 
1971541d7a6SVanessa Maegima 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
1981541d7a6SVanessa Maegima 	val &= 0xffe7;
1991541d7a6SVanessa Maegima 	val |= 0x18;
2001541d7a6SVanessa Maegima 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
2011541d7a6SVanessa Maegima 
2021541d7a6SVanessa Maegima 	/* introduce tx clock delay */
2031541d7a6SVanessa Maegima 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
2041541d7a6SVanessa Maegima 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
2051541d7a6SVanessa Maegima 	val |= 0x0100;
2061541d7a6SVanessa Maegima 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
2071541d7a6SVanessa Maegima 
2081541d7a6SVanessa Maegima 	if (phydev->drv->config)
2091541d7a6SVanessa Maegima 		phydev->drv->config(phydev);
2101541d7a6SVanessa Maegima 
2111541d7a6SVanessa Maegima 	return 0;
2121541d7a6SVanessa Maegima }
2131541d7a6SVanessa Maegima #endif
2141541d7a6SVanessa Maegima 
setup_iomux_uart(void)2151541d7a6SVanessa Maegima static void setup_iomux_uart(void)
2161541d7a6SVanessa Maegima {
2171541d7a6SVanessa Maegima 	imx_iomux_v3_setup_multiple_pads(uart5_pads, ARRAY_SIZE(uart5_pads));
2181541d7a6SVanessa Maegima }
2191541d7a6SVanessa Maegima 
2201541d7a6SVanessa Maegima static struct fsl_esdhc_cfg usdhc_cfg[1] = {
2211541d7a6SVanessa Maegima 	{USDHC3_BASE_ADDR},
2221541d7a6SVanessa Maegima };
2231541d7a6SVanessa Maegima 
board_mmc_getcd(struct mmc * mmc)2241541d7a6SVanessa Maegima int board_mmc_getcd(struct mmc *mmc)
2251541d7a6SVanessa Maegima {
2261541d7a6SVanessa Maegima 	/* Assume uSDHC3 emmc is always present */
2271541d7a6SVanessa Maegima 	return 1;
2281541d7a6SVanessa Maegima }
2291541d7a6SVanessa Maegima 
board_mmc_init(bd_t * bis)2301541d7a6SVanessa Maegima int board_mmc_init(bd_t *bis)
2311541d7a6SVanessa Maegima {
2321541d7a6SVanessa Maegima 	imx_iomux_v3_setup_multiple_pads(
2331541d7a6SVanessa Maegima 			usdhc3_emmc_pads, ARRAY_SIZE(usdhc3_emmc_pads));
2341541d7a6SVanessa Maegima 	usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
2351541d7a6SVanessa Maegima 
2361541d7a6SVanessa Maegima 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
2371541d7a6SVanessa Maegima }
2381541d7a6SVanessa Maegima 
board_early_init_f(void)2391541d7a6SVanessa Maegima int board_early_init_f(void)
2401541d7a6SVanessa Maegima {
2411541d7a6SVanessa Maegima 	setup_iomux_uart();
2421541d7a6SVanessa Maegima 
2431541d7a6SVanessa Maegima #ifdef CONFIG_SYS_I2C_MXC
2441541d7a6SVanessa Maegima 	setup_i2c(3, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info4);
2451541d7a6SVanessa Maegima #endif
2461541d7a6SVanessa Maegima 
2471541d7a6SVanessa Maegima 	return 0;
2481541d7a6SVanessa Maegima }
2491541d7a6SVanessa Maegima 
board_init(void)2501541d7a6SVanessa Maegima int board_init(void)
2511541d7a6SVanessa Maegima {
2521541d7a6SVanessa Maegima 	/* address of boot parameters */
2531541d7a6SVanessa Maegima 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
2541541d7a6SVanessa Maegima 
2551541d7a6SVanessa Maegima #ifdef CONFIG_FEC_MXC
2561541d7a6SVanessa Maegima 	setup_fec();
2571541d7a6SVanessa Maegima #endif
2581541d7a6SVanessa Maegima 
2591541d7a6SVanessa Maegima 	return 0;
2601541d7a6SVanessa Maegima }
2611541d7a6SVanessa Maegima 
board_late_init(void)2621541d7a6SVanessa Maegima int board_late_init(void)
2631541d7a6SVanessa Maegima {
2641541d7a6SVanessa Maegima 	struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
2651541d7a6SVanessa Maegima 
2661541d7a6SVanessa Maegima 	imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
2671541d7a6SVanessa Maegima 
2681541d7a6SVanessa Maegima 	set_wdog_reset(wdog);
2691541d7a6SVanessa Maegima 
2701541d7a6SVanessa Maegima 	/*
2711541d7a6SVanessa Maegima 	 * Do not assert internal WDOG_RESET_B_DEB(controlled by bit 4),
2721541d7a6SVanessa Maegima 	 * since we use PMIC_PWRON to reset the board.
2731541d7a6SVanessa Maegima 	 */
2741541d7a6SVanessa Maegima 	clrsetbits_le16(&wdog->wcr, 0, 0x10);
2751541d7a6SVanessa Maegima 
2761541d7a6SVanessa Maegima 	return 0;
2771541d7a6SVanessa Maegima }
2781541d7a6SVanessa Maegima 
checkboard(void)2791541d7a6SVanessa Maegima int checkboard(void)
2801541d7a6SVanessa Maegima {
2811541d7a6SVanessa Maegima 	puts("Board: i.MX7D PICOSOM\n");
2821541d7a6SVanessa Maegima 
2831541d7a6SVanessa Maegima 	return 0;
2841541d7a6SVanessa Maegima }
2851541d7a6SVanessa Maegima 
board_usb_phy_mode(int port)2861541d7a6SVanessa Maegima int board_usb_phy_mode(int port)
2871541d7a6SVanessa Maegima {
2881541d7a6SVanessa Maegima 	return USB_INIT_DEVICE;
2891541d7a6SVanessa Maegima }
290