xref: /rk3399_rockchip-uboot/board/tcl/sl50/mux.c (revision 13a3972585af60ec367d209cedbd3601e0c77467)
1*9d1b2987SEnric Balletbò i Serra /*
2*9d1b2987SEnric Balletbò i Serra  * mux.c
3*9d1b2987SEnric Balletbò i Serra  *
4*9d1b2987SEnric Balletbò i Serra  * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
5*9d1b2987SEnric Balletbò i Serra  *
6*9d1b2987SEnric Balletbò i Serra  * SPDX-License-Identifier:	GPL-2.0+
7*9d1b2987SEnric Balletbò i Serra  */
8*9d1b2987SEnric Balletbò i Serra 
9*9d1b2987SEnric Balletbò i Serra #include <common.h>
10*9d1b2987SEnric Balletbò i Serra #include <asm/arch/sys_proto.h>
11*9d1b2987SEnric Balletbò i Serra #include <asm/arch/hardware.h>
12*9d1b2987SEnric Balletbò i Serra #include <asm/arch/mux.h>
13*9d1b2987SEnric Balletbò i Serra #include <asm/io.h>
14*9d1b2987SEnric Balletbò i Serra #include <i2c.h>
15*9d1b2987SEnric Balletbò i Serra #include "board.h"
16*9d1b2987SEnric Balletbò i Serra 
17*9d1b2987SEnric Balletbò i Serra static struct module_pin_mux uart0_pin_mux[] = {
18*9d1b2987SEnric Balletbò i Serra 	{OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* UART0_RXD */
19*9d1b2987SEnric Balletbò i Serra 	{OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},		/* UART0_TXD */
20*9d1b2987SEnric Balletbò i Serra 	{-1},
21*9d1b2987SEnric Balletbò i Serra };
22*9d1b2987SEnric Balletbò i Serra 
23*9d1b2987SEnric Balletbò i Serra static struct module_pin_mux uart1_pin_mux[] = {
24*9d1b2987SEnric Balletbò i Serra 	{OFFSET(uart1_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* UART1_RXD */
25*9d1b2987SEnric Balletbò i Serra 	{OFFSET(uart1_txd), (MODE(0) | PULLUDEN)},		/* UART1_TXD */
26*9d1b2987SEnric Balletbò i Serra 	{-1},
27*9d1b2987SEnric Balletbò i Serra };
28*9d1b2987SEnric Balletbò i Serra 
29*9d1b2987SEnric Balletbò i Serra static struct module_pin_mux uart2_pin_mux[] = {
30*9d1b2987SEnric Balletbò i Serra 	{OFFSET(spi0_sclk), (MODE(1) | PULLUP_EN | RXACTIVE)},	/* UART2_RXD */
31*9d1b2987SEnric Balletbò i Serra 	{OFFSET(spi0_d0), (MODE(1) | PULLUDEN)},		/* UART2_TXD */
32*9d1b2987SEnric Balletbò i Serra 	{-1},
33*9d1b2987SEnric Balletbò i Serra };
34*9d1b2987SEnric Balletbò i Serra 
35*9d1b2987SEnric Balletbò i Serra static struct module_pin_mux uart3_pin_mux[] = {
36*9d1b2987SEnric Balletbò i Serra 	{OFFSET(spi0_cs1), (MODE(1) | PULLUP_EN | RXACTIVE)},	/* UART3_RXD */
37*9d1b2987SEnric Balletbò i Serra 	{OFFSET(ecap0_in_pwm0_out), (MODE(1) | PULLUDEN)},	/* UART3_TXD */
38*9d1b2987SEnric Balletbò i Serra 	{-1},
39*9d1b2987SEnric Balletbò i Serra };
40*9d1b2987SEnric Balletbò i Serra 
41*9d1b2987SEnric Balletbò i Serra static struct module_pin_mux uart4_pin_mux[] = {
42*9d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_wait0), (MODE(6) | PULLUP_EN | RXACTIVE)},	/* UART4_RXD */
43*9d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_wpn), (MODE(6) | PULLUDEN)},		/* UART4_TXD */
44*9d1b2987SEnric Balletbò i Serra 	{-1},
45*9d1b2987SEnric Balletbò i Serra };
46*9d1b2987SEnric Balletbò i Serra 
47*9d1b2987SEnric Balletbò i Serra static struct module_pin_mux uart5_pin_mux[] = {
48*9d1b2987SEnric Balletbò i Serra 	{OFFSET(lcd_data9), (MODE(4) | PULLUP_EN | RXACTIVE)},	/* UART5_RXD */
49*9d1b2987SEnric Balletbò i Serra 	{OFFSET(lcd_data8), (MODE(4) | PULLUDEN)},		/* UART5_TXD */
50*9d1b2987SEnric Balletbò i Serra 	{-1},
51*9d1b2987SEnric Balletbò i Serra };
52*9d1b2987SEnric Balletbò i Serra 
53*9d1b2987SEnric Balletbò i Serra static struct module_pin_mux mmc0_pin_mux[] = {
54*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT3 */
55*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT2 */
56*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT1 */
57*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT0 */
58*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CLK */
59*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CMD */
60*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mcasp0_aclkr), (MODE(4) | RXACTIVE)},		/* MMC0_WP */
61*9d1b2987SEnric Balletbò i Serra 	{OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)},	/* MMC0_CD */
62*9d1b2987SEnric Balletbò i Serra 	{-1},
63*9d1b2987SEnric Balletbò i Serra };
64*9d1b2987SEnric Balletbò i Serra 
65*9d1b2987SEnric Balletbò i Serra static struct module_pin_mux mmc1_pin_mux[] = {
66*9d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_ad3), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT3 */
67*9d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_ad2), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT2 */
68*9d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_ad1), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT1 */
69*9d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_ad0), (MODE(1) | RXACTIVE | PULLUP_EN)},	/* MMC1_DAT0 */
70*9d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_csn1), (MODE(2) | RXACTIVE | PULLUP_EN)},	/* MMC1_CLK */
71*9d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_csn2), (MODE(2) | RXACTIVE | PULLUP_EN)},	/* MMC1_CMD */
72*9d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_csn0), (MODE(7) | RXACTIVE | PULLUP_EN)},	/* MMC1_WP */
73*9d1b2987SEnric Balletbò i Serra 	{OFFSET(gpmc_advn_ale), (MODE(7) | RXACTIVE | PULLUP_EN)},	/* MMC1_CD */
74*9d1b2987SEnric Balletbò i Serra 	{-1},
75*9d1b2987SEnric Balletbò i Serra };
76*9d1b2987SEnric Balletbò i Serra 
77*9d1b2987SEnric Balletbò i Serra static struct module_pin_mux i2c0_pin_mux[] = {
78*9d1b2987SEnric Balletbò i Serra 	{OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
79*9d1b2987SEnric Balletbò i Serra 			PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
80*9d1b2987SEnric Balletbò i Serra 	{OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
81*9d1b2987SEnric Balletbò i Serra 			PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
82*9d1b2987SEnric Balletbò i Serra 	{-1},
83*9d1b2987SEnric Balletbò i Serra };
84*9d1b2987SEnric Balletbò i Serra 
85*9d1b2987SEnric Balletbò i Serra static struct module_pin_mux i2c1_pin_mux[] = {
86*9d1b2987SEnric Balletbò i Serra 	{OFFSET(spi0_d1), (MODE(2) | RXACTIVE |
87*9d1b2987SEnric Balletbò i Serra 			PULLUDEN | SLEWCTRL)},	/* I2C_DATA */
88*9d1b2987SEnric Balletbò i Serra 	{OFFSET(spi0_cs0), (MODE(2) | RXACTIVE |
89*9d1b2987SEnric Balletbò i Serra 			PULLUDEN | SLEWCTRL)},	/* I2C_SCLK */
90*9d1b2987SEnric Balletbò i Serra 	{-1},
91*9d1b2987SEnric Balletbò i Serra };
92*9d1b2987SEnric Balletbò i Serra 
93*9d1b2987SEnric Balletbò i Serra static struct module_pin_mux mii1_pin_mux[] = {
94*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxerr), MODE(0) | RXACTIVE},	/* MII1_RXERR */
95*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_txen), MODE(0)},			/* MII1_TXEN */
96*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxdv), MODE(0) | RXACTIVE},	/* MII1_RXDV */
97*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_txd3), MODE(0)},			/* MII1_TXD3 */
98*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_txd2), MODE(0)},			/* MII1_TXD2 */
99*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_txd1), MODE(0)},			/* MII1_TXD1 */
100*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_txd0), MODE(0)},			/* MII1_TXD0 */
101*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_txclk), MODE(0) | RXACTIVE},	/* MII1_TXCLK */
102*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxclk), MODE(0) | RXACTIVE},	/* MII1_RXCLK */
103*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxd3), MODE(0) | RXACTIVE},	/* MII1_RXD3 */
104*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxd2), MODE(0) | RXACTIVE},	/* MII1_RXD2 */
105*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxd1), MODE(0) | RXACTIVE},	/* MII1_RXD1 */
106*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mii1_rxd0), MODE(0) | RXACTIVE},	/* MII1_RXD0 */
107*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
108*9d1b2987SEnric Balletbò i Serra 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},	/* MDIO_CLK */
109*9d1b2987SEnric Balletbò i Serra 	{-1},
110*9d1b2987SEnric Balletbò i Serra };
111*9d1b2987SEnric Balletbò i Serra 
112*9d1b2987SEnric Balletbò i Serra 
enable_uart0_pin_mux(void)113*9d1b2987SEnric Balletbò i Serra void enable_uart0_pin_mux(void)
114*9d1b2987SEnric Balletbò i Serra {
115*9d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(uart0_pin_mux);
116*9d1b2987SEnric Balletbò i Serra }
117*9d1b2987SEnric Balletbò i Serra 
enable_uart1_pin_mux(void)118*9d1b2987SEnric Balletbò i Serra void enable_uart1_pin_mux(void)
119*9d1b2987SEnric Balletbò i Serra {
120*9d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(uart1_pin_mux);
121*9d1b2987SEnric Balletbò i Serra }
122*9d1b2987SEnric Balletbò i Serra 
enable_uart2_pin_mux(void)123*9d1b2987SEnric Balletbò i Serra void enable_uart2_pin_mux(void)
124*9d1b2987SEnric Balletbò i Serra {
125*9d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(uart2_pin_mux);
126*9d1b2987SEnric Balletbò i Serra }
127*9d1b2987SEnric Balletbò i Serra 
enable_uart3_pin_mux(void)128*9d1b2987SEnric Balletbò i Serra void enable_uart3_pin_mux(void)
129*9d1b2987SEnric Balletbò i Serra {
130*9d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(uart3_pin_mux);
131*9d1b2987SEnric Balletbò i Serra }
132*9d1b2987SEnric Balletbò i Serra 
enable_uart4_pin_mux(void)133*9d1b2987SEnric Balletbò i Serra void enable_uart4_pin_mux(void)
134*9d1b2987SEnric Balletbò i Serra {
135*9d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(uart4_pin_mux);
136*9d1b2987SEnric Balletbò i Serra }
137*9d1b2987SEnric Balletbò i Serra 
enable_uart5_pin_mux(void)138*9d1b2987SEnric Balletbò i Serra void enable_uart5_pin_mux(void)
139*9d1b2987SEnric Balletbò i Serra {
140*9d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(uart5_pin_mux);
141*9d1b2987SEnric Balletbò i Serra }
142*9d1b2987SEnric Balletbò i Serra 
enable_i2c0_pin_mux(void)143*9d1b2987SEnric Balletbò i Serra void enable_i2c0_pin_mux(void)
144*9d1b2987SEnric Balletbò i Serra {
145*9d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(i2c0_pin_mux);
146*9d1b2987SEnric Balletbò i Serra }
147*9d1b2987SEnric Balletbò i Serra 
enable_board_pin_mux(void)148*9d1b2987SEnric Balletbò i Serra void enable_board_pin_mux(void)
149*9d1b2987SEnric Balletbò i Serra {
150*9d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(i2c1_pin_mux);
151*9d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(mii1_pin_mux);
152*9d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(mmc0_pin_mux);
153*9d1b2987SEnric Balletbò i Serra 	configure_module_pin_mux(mmc1_pin_mux);
154*9d1b2987SEnric Balletbò i Serra }
155