xref: /rk3399_rockchip-uboot/board/tbs/tbs2910/tbs2910.c (revision 39632b4a01210e329333d787d828157dcd2c7328)
105d492a3SSoeren Moch /*
205d492a3SSoeren Moch  * Copyright (C) 2014 Soeren Moch <smoch@web.de>
305d492a3SSoeren Moch  *
405d492a3SSoeren Moch  * SPDX-License-Identifier:	GPL-2.0+
505d492a3SSoeren Moch  */
605d492a3SSoeren Moch 
705d492a3SSoeren Moch #include <asm/arch/clock.h>
805d492a3SSoeren Moch #include <asm/arch/imx-regs.h>
905d492a3SSoeren Moch #include <asm/arch/iomux.h>
1005d492a3SSoeren Moch #include <asm/arch/mx6-pins.h>
111221ce45SMasahiro Yamada #include <linux/errno.h>
1205d492a3SSoeren Moch #include <asm/gpio.h>
13*552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
14*552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
15*552a848eSStefano Babic #include <asm/mach-imx/sata.h>
16*552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
17*552a848eSStefano Babic #include <asm/mach-imx/video.h>
1805d492a3SSoeren Moch #include <mmc.h>
1905d492a3SSoeren Moch #include <fsl_esdhc.h>
2005d492a3SSoeren Moch #include <miiphy.h>
2105d492a3SSoeren Moch #include <netdev.h>
2205d492a3SSoeren Moch #include <asm/arch/mxc_hdmi.h>
2305d492a3SSoeren Moch #include <asm/arch/crm_regs.h>
2405d492a3SSoeren Moch #include <asm/io.h>
2505d492a3SSoeren Moch #include <asm/arch/sys_proto.h>
2605d492a3SSoeren Moch #include <i2c.h>
2705d492a3SSoeren Moch DECLARE_GLOBAL_DATA_PTR;
2805d492a3SSoeren Moch 
2905d492a3SSoeren Moch #define WEAK_PULLUP	(PAD_CTL_PUS_47K_UP |			\
3005d492a3SSoeren Moch 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
3105d492a3SSoeren Moch 	PAD_CTL_SRE_SLOW)
3205d492a3SSoeren Moch 
3305d492a3SSoeren Moch #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
3405d492a3SSoeren Moch 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
3505d492a3SSoeren Moch 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
3605d492a3SSoeren Moch 
3705d492a3SSoeren Moch #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
3805d492a3SSoeren Moch 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
3905d492a3SSoeren Moch 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
4005d492a3SSoeren Moch 
4105d492a3SSoeren Moch #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
4205d492a3SSoeren Moch 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
4305d492a3SSoeren Moch 
4405d492a3SSoeren Moch #define I2C_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
4505d492a3SSoeren Moch 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
4605d492a3SSoeren Moch 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
4705d492a3SSoeren Moch 
4805d492a3SSoeren Moch #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
4905d492a3SSoeren Moch 
5005d492a3SSoeren Moch #ifdef CONFIG_SYS_I2C
5105d492a3SSoeren Moch /* I2C1, SGTL5000 */
5205d492a3SSoeren Moch static struct i2c_pads_info i2c_pad_info0 = {
5305d492a3SSoeren Moch 	.scl = {
5405d492a3SSoeren Moch 		.i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | I2C_PAD,
5505d492a3SSoeren Moch 		.gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | I2C_PAD,
5605d492a3SSoeren Moch 		.gp = IMX_GPIO_NR(5, 27)
5705d492a3SSoeren Moch 	},
5805d492a3SSoeren Moch 	.sda = {
5905d492a3SSoeren Moch 		.i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | I2C_PAD,
6005d492a3SSoeren Moch 		.gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | I2C_PAD,
6105d492a3SSoeren Moch 		.gp = IMX_GPIO_NR(5, 26)
6205d492a3SSoeren Moch 	}
6305d492a3SSoeren Moch };
6405d492a3SSoeren Moch 
6505d492a3SSoeren Moch /* I2C2 HDMI */
6605d492a3SSoeren Moch static struct i2c_pads_info i2c_pad_info1 = {
6705d492a3SSoeren Moch 	.scl = {
6805d492a3SSoeren Moch 		.i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
6905d492a3SSoeren Moch 		.gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
7005d492a3SSoeren Moch 		.gp = IMX_GPIO_NR(4, 12)
7105d492a3SSoeren Moch 	},
7205d492a3SSoeren Moch 	.sda = {
7305d492a3SSoeren Moch 		.i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
7405d492a3SSoeren Moch 		.gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
7505d492a3SSoeren Moch 		.gp = IMX_GPIO_NR(4, 13)
7605d492a3SSoeren Moch 	}
7705d492a3SSoeren Moch };
7805d492a3SSoeren Moch 
7905d492a3SSoeren Moch /* I2C3, CON11, DS1307, PCIe_SMB */
8005d492a3SSoeren Moch static struct i2c_pads_info i2c_pad_info2 = {
8105d492a3SSoeren Moch 	.scl = {
8205d492a3SSoeren Moch 		.i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | I2C_PAD,
8305d492a3SSoeren Moch 		.gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | I2C_PAD,
8405d492a3SSoeren Moch 		.gp = IMX_GPIO_NR(1, 3)
8505d492a3SSoeren Moch 	},
8605d492a3SSoeren Moch 	.sda = {
8705d492a3SSoeren Moch 		.i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | I2C_PAD,
8805d492a3SSoeren Moch 		.gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | I2C_PAD,
8905d492a3SSoeren Moch 		.gp = IMX_GPIO_NR(1, 6)
9005d492a3SSoeren Moch 	}
9105d492a3SSoeren Moch };
9205d492a3SSoeren Moch #endif /* CONFIG_SYS_I2C */
9305d492a3SSoeren Moch 
9405d492a3SSoeren Moch static iomux_v3_cfg_t const uart1_pads[] = {
9505d492a3SSoeren Moch 	MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
9605d492a3SSoeren Moch 	MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
9705d492a3SSoeren Moch };
9805d492a3SSoeren Moch 
9905d492a3SSoeren Moch static iomux_v3_cfg_t const uart2_pads[] = {
10005d492a3SSoeren Moch 	MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
10105d492a3SSoeren Moch 	MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
10205d492a3SSoeren Moch };
10305d492a3SSoeren Moch 
10405d492a3SSoeren Moch static iomux_v3_cfg_t const enet_pads[] = {
10505d492a3SSoeren Moch 	MX6_PAD_ENET_MDIO__ENET_MDIO		| MUX_PAD_CTRL(ENET_PAD_CTRL),
10605d492a3SSoeren Moch 	MX6_PAD_ENET_MDC__ENET_MDC		| MUX_PAD_CTRL(ENET_PAD_CTRL),
10705d492a3SSoeren Moch 	MX6_PAD_RGMII_TXC__RGMII_TXC		| MUX_PAD_CTRL(ENET_PAD_CTRL),
10805d492a3SSoeren Moch 	MX6_PAD_RGMII_TD0__RGMII_TD0		| MUX_PAD_CTRL(ENET_PAD_CTRL),
10905d492a3SSoeren Moch 	MX6_PAD_RGMII_TD1__RGMII_TD1		| MUX_PAD_CTRL(ENET_PAD_CTRL),
11005d492a3SSoeren Moch 	MX6_PAD_RGMII_TD2__RGMII_TD2		| MUX_PAD_CTRL(ENET_PAD_CTRL),
11105d492a3SSoeren Moch 	MX6_PAD_RGMII_TD3__RGMII_TD3		| MUX_PAD_CTRL(ENET_PAD_CTRL),
11205d492a3SSoeren Moch 	MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
11305d492a3SSoeren Moch 	MX6_PAD_ENET_REF_CLK__ENET_TX_CLK	| MUX_PAD_CTRL(ENET_PAD_CTRL),
11405d492a3SSoeren Moch 	MX6_PAD_RGMII_RXC__RGMII_RXC		| MUX_PAD_CTRL(ENET_PAD_CTRL),
11505d492a3SSoeren Moch 	MX6_PAD_RGMII_RD0__RGMII_RD0		| MUX_PAD_CTRL(ENET_PAD_CTRL),
11605d492a3SSoeren Moch 	MX6_PAD_RGMII_RD1__RGMII_RD1		| MUX_PAD_CTRL(ENET_PAD_CTRL),
11705d492a3SSoeren Moch 	MX6_PAD_RGMII_RD2__RGMII_RD2		| MUX_PAD_CTRL(ENET_PAD_CTRL),
11805d492a3SSoeren Moch 	MX6_PAD_RGMII_RD3__RGMII_RD3		| MUX_PAD_CTRL(ENET_PAD_CTRL),
11905d492a3SSoeren Moch 	MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
12005d492a3SSoeren Moch 	/* AR8035 PHY Reset */
12105d492a3SSoeren Moch 	MX6_PAD_ENET_CRS_DV__GPIO1_IO25		| MUX_PAD_CTRL(NO_PAD_CTRL),
12205d492a3SSoeren Moch };
12305d492a3SSoeren Moch 
12405d492a3SSoeren Moch static iomux_v3_cfg_t const pcie_pads[] = {
12505d492a3SSoeren Moch 	/* W_DISABLE# */
12605d492a3SSoeren Moch 	MX6_PAD_KEY_COL4__GPIO4_IO14 | MUX_PAD_CTRL(WEAK_PULLUP),
12705d492a3SSoeren Moch 	/* PERST# */
12805d492a3SSoeren Moch 	MX6_PAD_GPIO_17__GPIO7_IO12  | MUX_PAD_CTRL(NO_PAD_CTRL),
12905d492a3SSoeren Moch };
13005d492a3SSoeren Moch 
dram_init(void)13105d492a3SSoeren Moch int dram_init(void)
13205d492a3SSoeren Moch {
13305d492a3SSoeren Moch 	gd->ram_size = 2048ul * 1024 * 1024;
13405d492a3SSoeren Moch 	return 0;
13505d492a3SSoeren Moch }
13605d492a3SSoeren Moch 
setup_iomux_enet(void)13705d492a3SSoeren Moch static void setup_iomux_enet(void)
13805d492a3SSoeren Moch {
13905d492a3SSoeren Moch 	imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
14005d492a3SSoeren Moch 
14105d492a3SSoeren Moch 	/* Reset AR8035 PHY */
14205d492a3SSoeren Moch 	gpio_direction_output(IMX_GPIO_NR(1, 25) , 0);
14305d492a3SSoeren Moch 	udelay(500);
14405d492a3SSoeren Moch 	gpio_set_value(IMX_GPIO_NR(1, 25), 1);
14505d492a3SSoeren Moch }
14605d492a3SSoeren Moch 
setup_pcie(void)14705d492a3SSoeren Moch static void setup_pcie(void)
14805d492a3SSoeren Moch {
14905d492a3SSoeren Moch 	imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
15005d492a3SSoeren Moch }
15105d492a3SSoeren Moch 
setup_iomux_uart(void)15205d492a3SSoeren Moch static void setup_iomux_uart(void)
15305d492a3SSoeren Moch {
15405d492a3SSoeren Moch 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
15505d492a3SSoeren Moch 	imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
15605d492a3SSoeren Moch }
15705d492a3SSoeren Moch 
15805d492a3SSoeren Moch #ifdef CONFIG_FSL_ESDHC
15905d492a3SSoeren Moch static iomux_v3_cfg_t const usdhc2_pads[] = {
16005d492a3SSoeren Moch 	MX6_PAD_SD2_CLK__SD2_CLK     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
16105d492a3SSoeren Moch 	MX6_PAD_SD2_CMD__SD2_CMD     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
16205d492a3SSoeren Moch 	MX6_PAD_SD2_DAT0__SD2_DATA0  | MUX_PAD_CTRL(USDHC_PAD_CTRL),
16305d492a3SSoeren Moch 	MX6_PAD_SD2_DAT1__SD2_DATA1  | MUX_PAD_CTRL(USDHC_PAD_CTRL),
16405d492a3SSoeren Moch 	MX6_PAD_SD2_DAT2__SD2_DATA2  | MUX_PAD_CTRL(USDHC_PAD_CTRL),
16505d492a3SSoeren Moch 	MX6_PAD_SD2_DAT3__SD2_DATA3  | MUX_PAD_CTRL(USDHC_PAD_CTRL),
16605d492a3SSoeren Moch 	MX6_PAD_NANDF_D2__GPIO2_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
16705d492a3SSoeren Moch };
16805d492a3SSoeren Moch 
16905d492a3SSoeren Moch static iomux_v3_cfg_t const usdhc3_pads[] = {
17005d492a3SSoeren Moch 	MX6_PAD_SD3_CLK__SD3_CLK     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
17105d492a3SSoeren Moch 	MX6_PAD_SD3_CMD__SD3_CMD     | MUX_PAD_CTRL(USDHC_PAD_CTRL),
17205d492a3SSoeren Moch 	MX6_PAD_SD3_DAT0__SD3_DATA0  | MUX_PAD_CTRL(USDHC_PAD_CTRL),
17305d492a3SSoeren Moch 	MX6_PAD_SD3_DAT1__SD3_DATA1  | MUX_PAD_CTRL(USDHC_PAD_CTRL),
17405d492a3SSoeren Moch 	MX6_PAD_SD3_DAT2__SD3_DATA2  | MUX_PAD_CTRL(USDHC_PAD_CTRL),
17505d492a3SSoeren Moch 	MX6_PAD_SD3_DAT3__SD3_DATA3  | MUX_PAD_CTRL(USDHC_PAD_CTRL),
17605d492a3SSoeren Moch 	MX6_PAD_NANDF_D0__GPIO2_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
17705d492a3SSoeren Moch };
17805d492a3SSoeren Moch 
17905d492a3SSoeren Moch static iomux_v3_cfg_t const usdhc4_pads[] = {
18005d492a3SSoeren Moch 	MX6_PAD_SD4_CLK__SD4_CLK    | MUX_PAD_CTRL(USDHC_PAD_CTRL),
18105d492a3SSoeren Moch 	MX6_PAD_SD4_CMD__SD4_CMD    | MUX_PAD_CTRL(USDHC_PAD_CTRL),
18205d492a3SSoeren Moch 	MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
18305d492a3SSoeren Moch 	MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
18405d492a3SSoeren Moch 	MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
18505d492a3SSoeren Moch 	MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
18605d492a3SSoeren Moch 	MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
18705d492a3SSoeren Moch 	MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
18805d492a3SSoeren Moch 	MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
18905d492a3SSoeren Moch 	MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
19005d492a3SSoeren Moch };
19105d492a3SSoeren Moch 
19205d492a3SSoeren Moch static struct fsl_esdhc_cfg usdhc_cfg[3] = {
19305d492a3SSoeren Moch 	{USDHC2_BASE_ADDR},
19405d492a3SSoeren Moch 	{USDHC3_BASE_ADDR},
19505d492a3SSoeren Moch 	{USDHC4_BASE_ADDR},
19605d492a3SSoeren Moch };
19705d492a3SSoeren Moch 
19805d492a3SSoeren Moch #define USDHC2_CD_GPIO	IMX_GPIO_NR(2, 2)
19905d492a3SSoeren Moch #define USDHC3_CD_GPIO	IMX_GPIO_NR(2, 0)
20005d492a3SSoeren Moch 
board_mmc_getcd(struct mmc * mmc)20105d492a3SSoeren Moch int board_mmc_getcd(struct mmc *mmc)
20205d492a3SSoeren Moch {
20305d492a3SSoeren Moch 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
20405d492a3SSoeren Moch 	int ret = 0;
20505d492a3SSoeren Moch 
20605d492a3SSoeren Moch 	switch (cfg->esdhc_base) {
20705d492a3SSoeren Moch 	case USDHC2_BASE_ADDR:
20805d492a3SSoeren Moch 		ret = !gpio_get_value(USDHC2_CD_GPIO);
20905d492a3SSoeren Moch 		break;
21005d492a3SSoeren Moch 	case USDHC3_BASE_ADDR:
21105d492a3SSoeren Moch 		ret = !gpio_get_value(USDHC3_CD_GPIO);
21205d492a3SSoeren Moch 		break;
21305d492a3SSoeren Moch 	case USDHC4_BASE_ADDR:
21405d492a3SSoeren Moch 		ret = 1; /* eMMC/uSDHC4 is always present */
21505d492a3SSoeren Moch 		break;
21605d492a3SSoeren Moch 	}
21705d492a3SSoeren Moch 	return ret;
21805d492a3SSoeren Moch }
21905d492a3SSoeren Moch 
board_mmc_init(bd_t * bis)22005d492a3SSoeren Moch int board_mmc_init(bd_t *bis)
22105d492a3SSoeren Moch {
22205d492a3SSoeren Moch 	/*
223a187559eSBin Meng 	 * (U-Boot device node)    (Physical Port)
22405d492a3SSoeren Moch 	 * mmc0                    SD2
22505d492a3SSoeren Moch 	 * mmc1                    SD3
22605d492a3SSoeren Moch 	 * mmc2                    eMMC
22705d492a3SSoeren Moch 	 */
22802a32a92SSoeren Moch 	int i, ret;
22905d492a3SSoeren Moch 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
23005d492a3SSoeren Moch 		switch (i) {
23105d492a3SSoeren Moch 		case 0:
23205d492a3SSoeren Moch 			imx_iomux_v3_setup_multiple_pads(
23305d492a3SSoeren Moch 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
23405d492a3SSoeren Moch 			gpio_direction_input(USDHC2_CD_GPIO);
23505d492a3SSoeren Moch 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
23605d492a3SSoeren Moch 			break;
23705d492a3SSoeren Moch 		case 1:
23805d492a3SSoeren Moch 			imx_iomux_v3_setup_multiple_pads(
23905d492a3SSoeren Moch 				usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
24005d492a3SSoeren Moch 			gpio_direction_input(USDHC3_CD_GPIO);
24105d492a3SSoeren Moch 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
24205d492a3SSoeren Moch 			break;
24305d492a3SSoeren Moch 		case 2:
24405d492a3SSoeren Moch 			imx_iomux_v3_setup_multiple_pads(
24505d492a3SSoeren Moch 				usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
24605d492a3SSoeren Moch 			usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
24705d492a3SSoeren Moch 			break;
24805d492a3SSoeren Moch 		default:
24905d492a3SSoeren Moch 			printf("Warning: you configured more USDHC controllers"
25005d492a3SSoeren Moch 			       "(%d) then supported by the board (%d)\n",
25105d492a3SSoeren Moch 			       i + 1, CONFIG_SYS_FSL_USDHC_NUM);
25202a32a92SSoeren Moch 			return -EINVAL;
25305d492a3SSoeren Moch 		}
25402a32a92SSoeren Moch 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
25502a32a92SSoeren Moch 		if (ret)
25602a32a92SSoeren Moch 			return ret;
25705d492a3SSoeren Moch 	}
25802a32a92SSoeren Moch 	return 0;
25905d492a3SSoeren Moch }
260a6684360SSoeren Moch 
261a6684360SSoeren Moch /* set environment device to boot device when booting from SD */
board_mmc_get_env_dev(int devno)262a6684360SSoeren Moch int board_mmc_get_env_dev(int devno)
263a6684360SSoeren Moch {
264a6684360SSoeren Moch 	return devno - 1;
265a6684360SSoeren Moch }
266a6684360SSoeren Moch 
board_mmc_get_env_part(int devno)267a6684360SSoeren Moch int board_mmc_get_env_part(int devno)
268a6684360SSoeren Moch {
269a6684360SSoeren Moch 	return (devno == 3) ? 1 : 0; /* part 0 for SD2 / SD3, part 1 for eMMC */
270a6684360SSoeren Moch }
27105d492a3SSoeren Moch #endif /* CONFIG_FSL_ESDHC */
27205d492a3SSoeren Moch 
27305d492a3SSoeren Moch #ifdef CONFIG_VIDEO_IPUV3
do_enable_hdmi(struct display_info_t const * dev)27405d492a3SSoeren Moch static void do_enable_hdmi(struct display_info_t const *dev)
27505d492a3SSoeren Moch {
27605d492a3SSoeren Moch 	imx_enable_hdmi_phy();
27705d492a3SSoeren Moch }
27805d492a3SSoeren Moch 
27905d492a3SSoeren Moch struct display_info_t const displays[] = {{
28005d492a3SSoeren Moch 	.bus	= -1,
28105d492a3SSoeren Moch 	.addr	= 0,
28205d492a3SSoeren Moch 	.pixfmt	= IPU_PIX_FMT_RGB24,
28305d492a3SSoeren Moch 	.detect	= detect_hdmi,
28405d492a3SSoeren Moch 	.enable	= do_enable_hdmi,
28505d492a3SSoeren Moch 	.mode	= {
28605d492a3SSoeren Moch 		.name           = "HDMI",
28705d492a3SSoeren Moch 		/* 1024x768@60Hz (VESA)*/
28805d492a3SSoeren Moch 		.refresh        = 60,
28905d492a3SSoeren Moch 		.xres           = 1024,
29005d492a3SSoeren Moch 		.yres           = 768,
29105d492a3SSoeren Moch 		.pixclock       = 15384,
29205d492a3SSoeren Moch 		.left_margin    = 160,
29305d492a3SSoeren Moch 		.right_margin   = 24,
29405d492a3SSoeren Moch 		.upper_margin   = 29,
29505d492a3SSoeren Moch 		.lower_margin   = 3,
29605d492a3SSoeren Moch 		.hsync_len      = 136,
29705d492a3SSoeren Moch 		.vsync_len      = 6,
29805d492a3SSoeren Moch 		.sync           = FB_SYNC_EXT,
29905d492a3SSoeren Moch 		.vmode          = FB_VMODE_NONINTERLACED
30005d492a3SSoeren Moch } } };
30105d492a3SSoeren Moch size_t display_count = ARRAY_SIZE(displays);
30205d492a3SSoeren Moch 
setup_display(void)30305d492a3SSoeren Moch static void setup_display(void)
30405d492a3SSoeren Moch {
30505d492a3SSoeren Moch 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
30605d492a3SSoeren Moch 	int reg;
30705d492a3SSoeren Moch 	s32 timeout = 100000;
30805d492a3SSoeren Moch 
30905d492a3SSoeren Moch 	enable_ipu_clock();
31005d492a3SSoeren Moch 	imx_setup_hdmi();
31105d492a3SSoeren Moch 
31205d492a3SSoeren Moch 	/* set video pll to 455MHz (24MHz * (37+11/12) / 2) */
31305d492a3SSoeren Moch 	reg = readl(&ccm->analog_pll_video);
31405d492a3SSoeren Moch 	reg |= BM_ANADIG_PLL_VIDEO_POWERDOWN;
31505d492a3SSoeren Moch 	writel(reg, &ccm->analog_pll_video);
31605d492a3SSoeren Moch 
31705d492a3SSoeren Moch 	reg &= ~BM_ANADIG_PLL_VIDEO_DIV_SELECT;
31805d492a3SSoeren Moch 	reg |= BF_ANADIG_PLL_VIDEO_DIV_SELECT(37);
31905d492a3SSoeren Moch 	reg &= ~BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT;
32005d492a3SSoeren Moch 	reg |= BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(1);
32105d492a3SSoeren Moch 	writel(reg, &ccm->analog_pll_video);
32205d492a3SSoeren Moch 
32305d492a3SSoeren Moch 	writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
32405d492a3SSoeren Moch 	writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
32505d492a3SSoeren Moch 
32605d492a3SSoeren Moch 	reg &= ~BM_ANADIG_PLL_VIDEO_POWERDOWN;
32705d492a3SSoeren Moch 	writel(reg, &ccm->analog_pll_video);
32805d492a3SSoeren Moch 
32905d492a3SSoeren Moch 	while (timeout--)
33005d492a3SSoeren Moch 		if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
33105d492a3SSoeren Moch 			break;
33205d492a3SSoeren Moch 	if (timeout < 0)
33305d492a3SSoeren Moch 		printf("Warning: video pll lock timeout!\n");
33405d492a3SSoeren Moch 
33505d492a3SSoeren Moch 	reg = readl(&ccm->analog_pll_video);
33605d492a3SSoeren Moch 	reg |= BM_ANADIG_PLL_VIDEO_ENABLE;
33705d492a3SSoeren Moch 	reg &= ~BM_ANADIG_PLL_VIDEO_BYPASS;
33805d492a3SSoeren Moch 	writel(reg, &ccm->analog_pll_video);
33905d492a3SSoeren Moch 
3405df3d19bSSoeren Moch 	/* gate ipu1_di0_clk */
3415df3d19bSSoeren Moch 	reg = readl(&ccm->CCGR3);
3425df3d19bSSoeren Moch 	reg &= ~MXC_CCM_CCGR3_LDB_DI0_MASK;
3435df3d19bSSoeren Moch 	writel(reg, &ccm->CCGR3);
34405d492a3SSoeren Moch 
3455df3d19bSSoeren Moch 	/* select video_pll clock / 7  for ipu1_di0_clk -> 65MHz pixclock */
34605d492a3SSoeren Moch 	reg = readl(&ccm->chsccdr);
3475df3d19bSSoeren Moch 	reg &= ~(MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK |
3485df3d19bSSoeren Moch 		 MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK |
3495df3d19bSSoeren Moch 		 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK);
3505df3d19bSSoeren Moch 	reg |= (2 << MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET) |
3515df3d19bSSoeren Moch 	       (6 << MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET) |
3525df3d19bSSoeren Moch 	       (0 << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
35305d492a3SSoeren Moch 	writel(reg, &ccm->chsccdr);
3545df3d19bSSoeren Moch 
3555df3d19bSSoeren Moch 	/* enable ipu1_di0_clk */
3565df3d19bSSoeren Moch 	reg = readl(&ccm->CCGR3);
3575df3d19bSSoeren Moch 	reg |= MXC_CCM_CCGR3_LDB_DI0_MASK;
3585df3d19bSSoeren Moch 	writel(reg, &ccm->CCGR3);
35905d492a3SSoeren Moch }
36005d492a3SSoeren Moch #endif /* CONFIG_VIDEO_IPUV3 */
36105d492a3SSoeren Moch 
ar8035_phy_fixup(struct phy_device * phydev)36284a62ca8SSoeren Moch static int ar8035_phy_fixup(struct phy_device *phydev)
36384a62ca8SSoeren Moch {
36484a62ca8SSoeren Moch 	unsigned short val;
36584a62ca8SSoeren Moch 
36684a62ca8SSoeren Moch 	/* To enable AR8035 ouput a 125MHz clk from CLK_25M */
36784a62ca8SSoeren Moch 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
36884a62ca8SSoeren Moch 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
36984a62ca8SSoeren Moch 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
37084a62ca8SSoeren Moch 
37184a62ca8SSoeren Moch 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe);
37284a62ca8SSoeren Moch 	val &= 0xffe3;
37384a62ca8SSoeren Moch 	val |= 0x18;
37484a62ca8SSoeren Moch 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val);
37584a62ca8SSoeren Moch 
37684a62ca8SSoeren Moch 	/* introduce tx clock delay */
37784a62ca8SSoeren Moch 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
37884a62ca8SSoeren Moch 	val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e);
37984a62ca8SSoeren Moch 	val |= 0x0100;
38084a62ca8SSoeren Moch 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val);
38184a62ca8SSoeren Moch 
38284a62ca8SSoeren Moch 	return 0;
38384a62ca8SSoeren Moch }
38484a62ca8SSoeren Moch 
board_phy_config(struct phy_device * phydev)38584a62ca8SSoeren Moch int board_phy_config(struct phy_device *phydev)
38684a62ca8SSoeren Moch {
38784a62ca8SSoeren Moch 	ar8035_phy_fixup(phydev);
38884a62ca8SSoeren Moch 
38984a62ca8SSoeren Moch 	if (phydev->drv->config)
39084a62ca8SSoeren Moch 		phydev->drv->config(phydev);
39184a62ca8SSoeren Moch 
39284a62ca8SSoeren Moch 	return 0;
39384a62ca8SSoeren Moch }
39484a62ca8SSoeren Moch 
board_eth_init(bd_t * bis)39505d492a3SSoeren Moch int board_eth_init(bd_t *bis)
39605d492a3SSoeren Moch {
39705d492a3SSoeren Moch 	setup_iomux_enet();
39805d492a3SSoeren Moch 	setup_pcie();
39905d492a3SSoeren Moch 	return cpu_eth_init(bis);
40005d492a3SSoeren Moch }
40105d492a3SSoeren Moch 
board_early_init_f(void)40205d492a3SSoeren Moch int board_early_init_f(void)
40305d492a3SSoeren Moch {
40405d492a3SSoeren Moch 	setup_iomux_uart();
40505d492a3SSoeren Moch 	return 0;
40605d492a3SSoeren Moch }
40705d492a3SSoeren Moch 
40805d492a3SSoeren Moch #ifdef CONFIG_CMD_BMODE
40905d492a3SSoeren Moch static const struct boot_mode board_boot_modes[] = {
41005d492a3SSoeren Moch 	/* 4 bit bus width */
41105d492a3SSoeren Moch 	{"sd2",	 MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
41205d492a3SSoeren Moch 	{"sd3",	 MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
41305d492a3SSoeren Moch 	/* 8 bit bus width */
414b112b007SSoeren Moch 	{"emmc", MAKE_CFGVAL(0x60, 0x58, 0x00, 0x00)},
41505d492a3SSoeren Moch 	{NULL,	 0},
41605d492a3SSoeren Moch };
41705d492a3SSoeren Moch #endif
41805d492a3SSoeren Moch 
419d896276dSSoeren Moch #ifdef CONFIG_USB_EHCI_MX6
420d896276dSSoeren Moch static iomux_v3_cfg_t const usb_otg_pads[] = {
421d896276dSSoeren Moch 	MX6_PAD_ENET_RX_ER__USB_OTG_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
422d896276dSSoeren Moch };
423d896276dSSoeren Moch #endif
424d896276dSSoeren Moch 
board_init(void)42505d492a3SSoeren Moch int board_init(void)
42605d492a3SSoeren Moch {
42705d492a3SSoeren Moch 	/* address of boot parameters */
42805d492a3SSoeren Moch 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
42905d492a3SSoeren Moch 
43005d492a3SSoeren Moch #ifdef CONFIG_VIDEO_IPUV3
43105d492a3SSoeren Moch 	setup_display();
43205d492a3SSoeren Moch #endif
43305d492a3SSoeren Moch #ifdef CONFIG_SYS_I2C
43405d492a3SSoeren Moch 	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
43505d492a3SSoeren Moch 	setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
43605d492a3SSoeren Moch 	setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
43705d492a3SSoeren Moch #endif
43805d492a3SSoeren Moch #ifdef CONFIG_DWC_AHSATA
43905d492a3SSoeren Moch 	setup_sata();
44005d492a3SSoeren Moch #endif
44105d492a3SSoeren Moch #ifdef CONFIG_CMD_BMODE
44205d492a3SSoeren Moch 	add_board_boot_modes(board_boot_modes);
44305d492a3SSoeren Moch #endif
444d896276dSSoeren Moch #ifdef CONFIG_USB_EHCI_MX6
445d896276dSSoeren Moch 	imx_iomux_v3_setup_multiple_pads(
446d896276dSSoeren Moch 		usb_otg_pads, ARRAY_SIZE(usb_otg_pads));
447d896276dSSoeren Moch #endif
44805d492a3SSoeren Moch 	return 0;
44905d492a3SSoeren Moch }
45005d492a3SSoeren Moch 
checkboard(void)45105d492a3SSoeren Moch int checkboard(void)
45205d492a3SSoeren Moch {
45305d492a3SSoeren Moch 	puts("Board: TBS2910 Matrix ARM mini PC\n");
45405d492a3SSoeren Moch 	return 0;
45505d492a3SSoeren Moch }
456