1cba69eeeSIan Campbell /* 2cba69eeeSIan Campbell * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net> 3cba69eeeSIan Campbell * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net> 4cba69eeeSIan Campbell * 5cba69eeeSIan Campbell * (C) Copyright 2007-2011 6cba69eeeSIan Campbell * Allwinner Technology Co., Ltd. <www.allwinnertech.com> 7cba69eeeSIan Campbell * Tom Cubie <tangliang@allwinnertech.com> 8cba69eeeSIan Campbell * 9cba69eeeSIan Campbell * Some board init for the Allwinner A10-evb board. 10cba69eeeSIan Campbell * 11cba69eeeSIan Campbell * SPDX-License-Identifier: GPL-2.0+ 12cba69eeeSIan Campbell */ 13cba69eeeSIan Campbell 14cba69eeeSIan Campbell #include <common.h> 15e79c7c88SHans de Goede #include <mmc.h> 166944aff1SHans de Goede #include <axp_pmic.h> 17cba69eeeSIan Campbell #include <asm/arch/clock.h> 18b41d7d05SJonathan Liu #include <asm/arch/cpu.h> 192d7a084bSLuc Verhaegen #include <asm/arch/display.h> 20cba69eeeSIan Campbell #include <asm/arch/dram.h> 21e24ea55cSIan Campbell #include <asm/arch/gpio.h> 22e24ea55cSIan Campbell #include <asm/arch/mmc.h> 232aacc423SHans de Goede #include <asm/arch/usb_phy.h> 244f7e01c9SHans de Goede #include <asm/gpio.h> 25b41d7d05SJonathan Liu #include <asm/io.h> 26f62bfa56SHans de Goede #include <nand.h> 27b41d7d05SJonathan Liu #include <net.h> 280d8382aeSJelle van der Waa #include <sy8106a.h> 29cba69eeeSIan Campbell 3055410089SHans de Goede #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD) 3155410089SHans de Goede /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */ 3255410089SHans de Goede int soft_i2c_gpio_sda; 3355410089SHans de Goede int soft_i2c_gpio_scl; 344f7e01c9SHans de Goede 354f7e01c9SHans de Goede static int soft_i2c_board_init(void) 364f7e01c9SHans de Goede { 374f7e01c9SHans de Goede int ret; 384f7e01c9SHans de Goede 394f7e01c9SHans de Goede soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA); 404f7e01c9SHans de Goede if (soft_i2c_gpio_sda < 0) { 414f7e01c9SHans de Goede printf("Error invalid soft i2c sda pin: '%s', err %d\n", 424f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda); 434f7e01c9SHans de Goede return soft_i2c_gpio_sda; 444f7e01c9SHans de Goede } 454f7e01c9SHans de Goede ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda"); 464f7e01c9SHans de Goede if (ret) { 474f7e01c9SHans de Goede printf("Error requesting soft i2c sda pin: '%s', err %d\n", 484f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret); 494f7e01c9SHans de Goede return ret; 504f7e01c9SHans de Goede } 514f7e01c9SHans de Goede 524f7e01c9SHans de Goede soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL); 534f7e01c9SHans de Goede if (soft_i2c_gpio_scl < 0) { 544f7e01c9SHans de Goede printf("Error invalid soft i2c scl pin: '%s', err %d\n", 554f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl); 564f7e01c9SHans de Goede return soft_i2c_gpio_scl; 574f7e01c9SHans de Goede } 584f7e01c9SHans de Goede ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl"); 594f7e01c9SHans de Goede if (ret) { 604f7e01c9SHans de Goede printf("Error requesting soft i2c scl pin: '%s', err %d\n", 614f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret); 624f7e01c9SHans de Goede return ret; 634f7e01c9SHans de Goede } 644f7e01c9SHans de Goede 654f7e01c9SHans de Goede return 0; 664f7e01c9SHans de Goede } 674f7e01c9SHans de Goede #else 684f7e01c9SHans de Goede static int soft_i2c_board_init(void) { return 0; } 6955410089SHans de Goede #endif 7055410089SHans de Goede 71cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR; 72cba69eeeSIan Campbell 73cba69eeeSIan Campbell /* add board specific code here */ 74cba69eeeSIan Campbell int board_init(void) 75cba69eeeSIan Campbell { 762fcf033dSHans de Goede int id_pfr1, ret; 77cba69eeeSIan Campbell 78cba69eeeSIan Campbell gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100); 79cba69eeeSIan Campbell 80cba69eeeSIan Campbell asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1)); 81cba69eeeSIan Campbell debug("id_pfr1: 0x%08x\n", id_pfr1); 82cba69eeeSIan Campbell /* Generic Timer Extension available? */ 83cba69eeeSIan Campbell if ((id_pfr1 >> 16) & 0xf) { 84cba69eeeSIan Campbell debug("Setting CNTFRQ\n"); 85cba69eeeSIan Campbell /* CNTFRQ == 24 MHz */ 86cba69eeeSIan Campbell asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000)); 87cba69eeeSIan Campbell } 88cba69eeeSIan Campbell 892fcf033dSHans de Goede ret = axp_gpio_init(); 902fcf033dSHans de Goede if (ret) 912fcf033dSHans de Goede return ret; 922fcf033dSHans de Goede 93*fc8991c6SHans de Goede #ifdef CONFIG_MACPWR 94*fc8991c6SHans de Goede gpio_request(CONFIG_MACPWR, "macpwr"); 95*fc8991c6SHans de Goede gpio_direction_output(CONFIG_MACPWR, 1); 96*fc8991c6SHans de Goede #endif 97*fc8991c6SHans de Goede 984f7e01c9SHans de Goede /* Uses dm gpio code so do this here and not in i2c_init_board() */ 994f7e01c9SHans de Goede return soft_i2c_board_init(); 100cba69eeeSIan Campbell } 101cba69eeeSIan Campbell 102cba69eeeSIan Campbell int dram_init(void) 103cba69eeeSIan Campbell { 104cba69eeeSIan Campbell gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE); 105cba69eeeSIan Campbell 106cba69eeeSIan Campbell return 0; 107cba69eeeSIan Campbell } 108cba69eeeSIan Campbell 109e5268616SHans de Goede #if defined(CONFIG_NAND_SUNXI) && defined(CONFIG_SPL_BUILD) 110ad008299SKarol Gugala static void nand_pinmux_setup(void) 111ad008299SKarol Gugala { 112ad008299SKarol Gugala unsigned int pin; 113022a99d8SHans de Goede 114022a99d8SHans de Goede for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++) 115ad008299SKarol Gugala sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND); 116ad008299SKarol Gugala 117022a99d8SHans de Goede #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I 118022a99d8SHans de Goede for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++) 119ad008299SKarol Gugala sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND); 120022a99d8SHans de Goede #endif 121022a99d8SHans de Goede /* sun4i / sun7i do have a PC23, but it is not used for nand, 122022a99d8SHans de Goede * only sun7i has a PC24 */ 123022a99d8SHans de Goede #ifdef CONFIG_MACH_SUN7I 124ad008299SKarol Gugala sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND); 125022a99d8SHans de Goede #endif 126ad008299SKarol Gugala } 127ad008299SKarol Gugala 128ad008299SKarol Gugala static void nand_clock_setup(void) 129ad008299SKarol Gugala { 130ad008299SKarol Gugala struct sunxi_ccm_reg *const ccm = 131ad008299SKarol Gugala (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; 13231c21471SHans de Goede 133ad008299SKarol Gugala setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0)); 13431c21471SHans de Goede #ifdef CONFIG_MACH_SUN9I 13531c21471SHans de Goede setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA)); 13631c21471SHans de Goede #else 13731c21471SHans de Goede setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA)); 13831c21471SHans de Goede #endif 139ad008299SKarol Gugala setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1); 140ad008299SKarol Gugala } 141f62bfa56SHans de Goede 142f62bfa56SHans de Goede void board_nand_init(void) 143f62bfa56SHans de Goede { 144f62bfa56SHans de Goede nand_pinmux_setup(); 145f62bfa56SHans de Goede nand_clock_setup(); 146f62bfa56SHans de Goede } 147ad008299SKarol Gugala #endif 148ad008299SKarol Gugala 149e24ea55cSIan Campbell #ifdef CONFIG_GENERIC_MMC 150e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc) 151e24ea55cSIan Campbell { 152e24ea55cSIan Campbell unsigned int pin; 1538deacca9SPaul Kocialkowski __maybe_unused int pins; 154e24ea55cSIan Campbell 155e24ea55cSIan Campbell switch (sdc) { 156e24ea55cSIan Campbell case 0: 1578deacca9SPaul Kocialkowski /* SDC0: PF0-PF5 */ 158e24ea55cSIan Campbell for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) { 159487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0); 160e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 161e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 162e24ea55cSIan Campbell } 163e24ea55cSIan Campbell break; 164e24ea55cSIan Campbell 165e24ea55cSIan Campbell case 1: 1668deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS); 1678deacca9SPaul Kocialkowski 1688deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 1698deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_H) { 1708deacca9SPaul Kocialkowski /* SDC1: PH22-PH-27 */ 1718deacca9SPaul Kocialkowski for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) { 1728deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1); 1738deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 1748deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 1758deacca9SPaul Kocialkowski } 1768deacca9SPaul Kocialkowski } else { 1778deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 1788deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 1798deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1); 1808deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 1818deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 1828deacca9SPaul Kocialkowski } 1838deacca9SPaul Kocialkowski } 1848deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 1858deacca9SPaul Kocialkowski /* SDC1: PG3-PG8 */ 186bbff84b3SHans de Goede for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) { 187487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1); 188e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 189e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 190e24ea55cSIan Campbell } 1918deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 1928deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 1938deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 1948deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1); 1958deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 1968deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 1978deacca9SPaul Kocialkowski } 1988deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 1998deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_D) { 2008deacca9SPaul Kocialkowski /* SDC1: PD2-PD7 */ 2018deacca9SPaul Kocialkowski for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) { 2028deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1); 2038deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2048deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2058deacca9SPaul Kocialkowski } 2068deacca9SPaul Kocialkowski } else { 2078deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 2088deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 2098deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1); 2108deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2118deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2128deacca9SPaul Kocialkowski } 2138deacca9SPaul Kocialkowski } 2148deacca9SPaul Kocialkowski #endif 215e24ea55cSIan Campbell break; 216e24ea55cSIan Campbell 217e24ea55cSIan Campbell case 2: 2188deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS); 2198deacca9SPaul Kocialkowski 2208deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 2218deacca9SPaul Kocialkowski /* SDC2: PC6-PC11 */ 222e24ea55cSIan Campbell for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) { 223487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 224e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 225e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 226e24ea55cSIan Campbell } 2278deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 2288deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_E) { 2298deacca9SPaul Kocialkowski /* SDC2: PE4-PE9 */ 2308deacca9SPaul Kocialkowski for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) { 2318deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2); 232e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 233e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 234e24ea55cSIan Campbell } 2358deacca9SPaul Kocialkowski } else { 2368deacca9SPaul Kocialkowski /* SDC2: PC6-PC15 */ 2378deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 2388deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 2398deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2408deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2418deacca9SPaul Kocialkowski } 2428deacca9SPaul Kocialkowski } 2438deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 2448deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_A) { 2458deacca9SPaul Kocialkowski /* SDC2: PA9-PA14 */ 2468deacca9SPaul Kocialkowski for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) { 2478deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2); 2488deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2498deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2508deacca9SPaul Kocialkowski } 2518deacca9SPaul Kocialkowski } else { 2528deacca9SPaul Kocialkowski /* SDC2: PC6-PC15, PC24 */ 2538deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 2548deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 2558deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2568deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2578deacca9SPaul Kocialkowski } 2588deacca9SPaul Kocialkowski 2598deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2); 2608deacca9SPaul Kocialkowski sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 2618deacca9SPaul Kocialkowski sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 2628deacca9SPaul Kocialkowski } 2638deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 2648deacca9SPaul Kocialkowski /* SDC2: PC5-PC6, PC8-PC16 */ 2658deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) { 2668deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 2678deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2688deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2698deacca9SPaul Kocialkowski } 2708deacca9SPaul Kocialkowski 2718deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) { 2728deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 2738deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2748deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2758deacca9SPaul Kocialkowski } 2768deacca9SPaul Kocialkowski #endif 2778deacca9SPaul Kocialkowski break; 2788deacca9SPaul Kocialkowski 2798deacca9SPaul Kocialkowski case 3: 2808deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS); 2818deacca9SPaul Kocialkowski 2828deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 2838deacca9SPaul Kocialkowski /* SDC3: PI4-PI9 */ 2848deacca9SPaul Kocialkowski for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) { 2858deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3); 2868deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2878deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2888deacca9SPaul Kocialkowski } 2898deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 2908deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_A) { 2918deacca9SPaul Kocialkowski /* SDC3: PA9-PA14 */ 2928deacca9SPaul Kocialkowski for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) { 2938deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3); 2948deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2958deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2968deacca9SPaul Kocialkowski } 2978deacca9SPaul Kocialkowski } else { 2988deacca9SPaul Kocialkowski /* SDC3: PC6-PC15, PC24 */ 2998deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 3008deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3); 3018deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3028deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3038deacca9SPaul Kocialkowski } 3048deacca9SPaul Kocialkowski 3058deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3); 3068deacca9SPaul Kocialkowski sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 3078deacca9SPaul Kocialkowski sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 3088deacca9SPaul Kocialkowski } 3098deacca9SPaul Kocialkowski #endif 310e24ea55cSIan Campbell break; 311e24ea55cSIan Campbell 312e24ea55cSIan Campbell default: 313e24ea55cSIan Campbell printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc); 314e24ea55cSIan Campbell break; 315e24ea55cSIan Campbell } 316e24ea55cSIan Campbell } 317e24ea55cSIan Campbell 318e24ea55cSIan Campbell int board_mmc_init(bd_t *bis) 319e24ea55cSIan Campbell { 320e79c7c88SHans de Goede __maybe_unused struct mmc *mmc0, *mmc1; 321e79c7c88SHans de Goede __maybe_unused char buf[512]; 322e79c7c88SHans de Goede 323e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT); 324e79c7c88SHans de Goede mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT); 325e79c7c88SHans de Goede if (!mmc0) 326e79c7c88SHans de Goede return -1; 327e79c7c88SHans de Goede 3282ccfac01SHans de Goede #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1 329e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA); 330e79c7c88SHans de Goede mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA); 331e79c7c88SHans de Goede if (!mmc1) 332e79c7c88SHans de Goede return -1; 333e79c7c88SHans de Goede #endif 334e79c7c88SHans de Goede 335bf5b9b10SDaniel Kochmański #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2 336e79c7c88SHans de Goede /* 337bf5b9b10SDaniel Kochmański * On systems with an emmc (mmc2), figure out if we are booting from 338bf5b9b10SDaniel Kochmański * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc. 339bf5b9b10SDaniel Kochmański * are searched there first. Note we only do this for u-boot proper, 340bf5b9b10SDaniel Kochmański * not for the SPL, see spl_boot_device(). 341e79c7c88SHans de Goede */ 342bf5b9b10SDaniel Kochmański if (!sunxi_mmc_has_egon_boot_signature(mmc0) && 343bf5b9b10SDaniel Kochmański sunxi_mmc_has_egon_boot_signature(mmc1)) { 344bf5b9b10SDaniel Kochmański /* Booting from emmc / mmc2, swap */ 345bcce53d0SSimon Glass mmc0->block_dev.devnum = 1; 346bcce53d0SSimon Glass mmc1->block_dev.devnum = 0; 347bf5b9b10SDaniel Kochmański } 348e24ea55cSIan Campbell #endif 349e24ea55cSIan Campbell 350e24ea55cSIan Campbell return 0; 351e24ea55cSIan Campbell } 352e24ea55cSIan Campbell #endif 353e24ea55cSIan Campbell 3546620377eSHans de Goede void i2c_init_board(void) 3556620377eSHans de Goede { 3566c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C0_ENABLE 3576c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I) 3586c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0); 3596c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0); 3606620377eSHans de Goede clock_twi_onoff(0, 1); 3616c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 3626c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0); 3636c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0); 3646c739c5dSPaul Kocialkowski clock_twi_onoff(0, 1); 3656c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 3666c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0); 3676c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0); 3686c739c5dSPaul Kocialkowski clock_twi_onoff(0, 1); 3696c739c5dSPaul Kocialkowski #endif 3706c739c5dSPaul Kocialkowski #endif 3716c739c5dSPaul Kocialkowski 3726c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C1_ENABLE 3736c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 3746c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1); 3756c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1); 3766c739c5dSPaul Kocialkowski clock_twi_onoff(1, 1); 3776c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 3786c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1); 3796c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1); 3806c739c5dSPaul Kocialkowski clock_twi_onoff(1, 1); 3816c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 3826c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1); 3836c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1); 3846c739c5dSPaul Kocialkowski clock_twi_onoff(1, 1); 3856c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 3866c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1); 3876c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1); 3886c739c5dSPaul Kocialkowski clock_twi_onoff(1, 1); 3896c739c5dSPaul Kocialkowski #endif 3906c739c5dSPaul Kocialkowski #endif 3916c739c5dSPaul Kocialkowski 3926c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C2_ENABLE 3936c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 3946c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2); 3956c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2); 3966c739c5dSPaul Kocialkowski clock_twi_onoff(2, 1); 3976c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 3986c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2); 3996c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2); 4006c739c5dSPaul Kocialkowski clock_twi_onoff(2, 1); 4016c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 4026c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2); 4036c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2); 4046c739c5dSPaul Kocialkowski clock_twi_onoff(2, 1); 4056c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 4066c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2); 4076c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2); 4086c739c5dSPaul Kocialkowski clock_twi_onoff(2, 1); 4096c739c5dSPaul Kocialkowski #endif 4106c739c5dSPaul Kocialkowski #endif 4116c739c5dSPaul Kocialkowski 4126c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C3_ENABLE 4136c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN6I) 4146c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3); 4156c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3); 4166c739c5dSPaul Kocialkowski clock_twi_onoff(3, 1); 4176c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN7I) 4186c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3); 4196c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3); 4206c739c5dSPaul Kocialkowski clock_twi_onoff(3, 1); 4216c739c5dSPaul Kocialkowski #endif 4226c739c5dSPaul Kocialkowski #endif 4236c739c5dSPaul Kocialkowski 4246c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C4_ENABLE 4256c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN7I) 4266c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4); 4276c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4); 4286c739c5dSPaul Kocialkowski clock_twi_onoff(4, 1); 4296c739c5dSPaul Kocialkowski #endif 4306c739c5dSPaul Kocialkowski #endif 4319d082687SJelle van der Waa 4329d082687SJelle van der Waa #ifdef CONFIG_R_I2C_ENABLE 4339d082687SJelle van der Waa clock_twi_onoff(5, 1); 4349d082687SJelle van der Waa sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI); 4359d082687SJelle van der Waa sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI); 4369d082687SJelle van der Waa #endif 4376620377eSHans de Goede } 4386620377eSHans de Goede 439cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD 440cba69eeeSIan Campbell void sunxi_board_init(void) 441cba69eeeSIan Campbell { 44214bc66bdSHenrik Nordstrom int power_failed = 0; 443cba69eeeSIan Campbell unsigned long ramsize; 444cba69eeeSIan Campbell 4450d8382aeSJelle van der Waa #ifdef CONFIG_SY8106A_POWER 4460d8382aeSJelle van der Waa power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT); 4470d8382aeSJelle van der Waa #endif 4480d8382aeSJelle van der Waa 44995ab8feeSvishnupatekar #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \ 45095ab8feeSvishnupatekar defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER 4516944aff1SHans de Goede power_failed = axp_init(); 4526944aff1SHans de Goede 45395ab8feeSvishnupatekar #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER 4546944aff1SHans de Goede power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT); 45524289208SHans de Goede #endif 4566944aff1SHans de Goede power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT); 4576944aff1SHans de Goede power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT); 45895ab8feeSvishnupatekar #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER) 4596944aff1SHans de Goede power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT); 46014bc66bdSHenrik Nordstrom #endif 46195ab8feeSvishnupatekar #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER 4626944aff1SHans de Goede power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT); 4635c7f10fdSOliver Schinagl #endif 46414bc66bdSHenrik Nordstrom 465f3c5045aSChen-Yu Tsai #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER 4666944aff1SHans de Goede power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT); 4676944aff1SHans de Goede #endif 4686944aff1SHans de Goede power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT); 469f3c5045aSChen-Yu Tsai #if !defined(CONFIG_AXP152_POWER) 4706944aff1SHans de Goede power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT); 4716944aff1SHans de Goede #endif 4726944aff1SHans de Goede #ifdef CONFIG_AXP209_POWER 4736944aff1SHans de Goede power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT); 4746944aff1SHans de Goede #endif 4756944aff1SHans de Goede 476f3c5045aSChen-Yu Tsai #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP818_POWER) 4773517a27dSChen-Yu Tsai power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT); 4783517a27dSChen-Yu Tsai power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT); 4793517a27dSChen-Yu Tsai power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT); 4803517a27dSChen-Yu Tsai power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT); 4816944aff1SHans de Goede power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT); 4826944aff1SHans de Goede power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT); 4836944aff1SHans de Goede power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT); 4846944aff1SHans de Goede #endif 4856944aff1SHans de Goede #endif 486cba69eeeSIan Campbell printf("DRAM:"); 487cba69eeeSIan Campbell ramsize = sunxi_dram_init(); 488cba69eeeSIan Campbell printf(" %lu MiB\n", ramsize >> 20); 489cba69eeeSIan Campbell if (!ramsize) 490cba69eeeSIan Campbell hang(); 49114bc66bdSHenrik Nordstrom 49214bc66bdSHenrik Nordstrom /* 49314bc66bdSHenrik Nordstrom * Only clock up the CPU to full speed if we are reasonably 49414bc66bdSHenrik Nordstrom * assured it's being powered with suitable core voltage 49514bc66bdSHenrik Nordstrom */ 49614bc66bdSHenrik Nordstrom if (!power_failed) 497e71b422bSIain Paton clock_set_pll1(CONFIG_SYS_CLK_FREQ); 49814bc66bdSHenrik Nordstrom else 49914bc66bdSHenrik Nordstrom printf("Failed to set core voltage! Can't set CPU frequency\n"); 500cba69eeeSIan Campbell } 501cba69eeeSIan Campbell #endif 502b41d7d05SJonathan Liu 503f1df758dSPaul Kocialkowski #ifdef CONFIG_USB_GADGET 504f1df758dSPaul Kocialkowski int g_dnl_board_usb_cable_connected(void) 505f1df758dSPaul Kocialkowski { 5065bfdca0dSPaul Kocialkowski return sunxi_usb_phy_vbus_detect(0); 507f1df758dSPaul Kocialkowski } 508f1df758dSPaul Kocialkowski #endif 509f1df758dSPaul Kocialkowski 5109f852211SPaul Kocialkowski #ifdef CONFIG_SERIAL_TAG 5119f852211SPaul Kocialkowski void get_board_serial(struct tag_serialnr *serialnr) 5129f852211SPaul Kocialkowski { 5139f852211SPaul Kocialkowski char *serial_string; 5149f852211SPaul Kocialkowski unsigned long long serial; 5159f852211SPaul Kocialkowski 5169f852211SPaul Kocialkowski serial_string = getenv("serial#"); 5179f852211SPaul Kocialkowski 5189f852211SPaul Kocialkowski if (serial_string) { 5199f852211SPaul Kocialkowski serial = simple_strtoull(serial_string, NULL, 16); 5209f852211SPaul Kocialkowski 5219f852211SPaul Kocialkowski serialnr->high = (unsigned int) (serial >> 32); 5229f852211SPaul Kocialkowski serialnr->low = (unsigned int) (serial & 0xffffffff); 5239f852211SPaul Kocialkowski } else { 5249f852211SPaul Kocialkowski serialnr->high = 0; 5259f852211SPaul Kocialkowski serialnr->low = 0; 5269f852211SPaul Kocialkowski } 5279f852211SPaul Kocialkowski } 5289f852211SPaul Kocialkowski #endif 5299f852211SPaul Kocialkowski 530af654d14SBernhard Nortmann #if !defined(CONFIG_SPL_BUILD) 531af654d14SBernhard Nortmann #include <asm/arch/spl.h> 532af654d14SBernhard Nortmann 533af654d14SBernhard Nortmann /* 534af654d14SBernhard Nortmann * Check the SPL header for the "sunxi" variant. If found: parse values 535af654d14SBernhard Nortmann * that might have been passed by the loader ("fel" utility), and update 536af654d14SBernhard Nortmann * the environment accordingly. 537af654d14SBernhard Nortmann */ 538af654d14SBernhard Nortmann static void parse_spl_header(const uint32_t spl_addr) 539af654d14SBernhard Nortmann { 540af654d14SBernhard Nortmann struct boot_file_head *spl = (void *)spl_addr; 541af654d14SBernhard Nortmann if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) == 0) { 542af654d14SBernhard Nortmann uint8_t spl_header_version = spl->spl_signature[3]; 543af654d14SBernhard Nortmann if (spl_header_version == SPL_HEADER_VERSION) { 544af654d14SBernhard Nortmann if (spl->fel_script_address) 545af654d14SBernhard Nortmann setenv_hex("fel_scriptaddr", 546af654d14SBernhard Nortmann spl->fel_script_address); 547af654d14SBernhard Nortmann return; 548af654d14SBernhard Nortmann } 549af654d14SBernhard Nortmann printf("sunxi SPL version mismatch: expected %u, got %u\n", 550af654d14SBernhard Nortmann SPL_HEADER_VERSION, spl_header_version); 551af654d14SBernhard Nortmann } 552af654d14SBernhard Nortmann } 553af654d14SBernhard Nortmann #endif 554af654d14SBernhard Nortmann 555b41d7d05SJonathan Liu #ifdef CONFIG_MISC_INIT_R 556b41d7d05SJonathan Liu int misc_init_r(void) 557b41d7d05SJonathan Liu { 5588c816573SPaul Kocialkowski char serial_string[17] = { 0 }; 559cac5b1ccSHans de Goede unsigned int sid[4]; 560b41d7d05SJonathan Liu uint8_t mac_addr[6]; 5618c816573SPaul Kocialkowski int ret; 562b41d7d05SJonathan Liu 563af654d14SBernhard Nortmann #if !defined(CONFIG_SPL_BUILD) 564af654d14SBernhard Nortmann setenv("fel_booted", NULL); 565af654d14SBernhard Nortmann setenv("fel_scriptaddr", NULL); 566af654d14SBernhard Nortmann /* determine if we are running in FEL mode */ 567af654d14SBernhard Nortmann if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */ 568af654d14SBernhard Nortmann setenv("fel_booted", "1"); 569af654d14SBernhard Nortmann parse_spl_header(SPL_ADDR); 570af654d14SBernhard Nortmann } 571af654d14SBernhard Nortmann #endif 572af654d14SBernhard Nortmann 5738c816573SPaul Kocialkowski ret = sunxi_get_sid(sid); 5748c816573SPaul Kocialkowski if (ret == 0 && sid[0] != 0 && sid[3] != 0) { 5758c816573SPaul Kocialkowski if (!getenv("ethaddr")) { 5768c816573SPaul Kocialkowski /* Non OUI / registered MAC address */ 5778c816573SPaul Kocialkowski mac_addr[0] = 0x02; 578cac5b1ccSHans de Goede mac_addr[1] = (sid[0] >> 0) & 0xff; 579cac5b1ccSHans de Goede mac_addr[2] = (sid[3] >> 24) & 0xff; 580cac5b1ccSHans de Goede mac_addr[3] = (sid[3] >> 16) & 0xff; 581cac5b1ccSHans de Goede mac_addr[4] = (sid[3] >> 8) & 0xff; 582cac5b1ccSHans de Goede mac_addr[5] = (sid[3] >> 0) & 0xff; 583b41d7d05SJonathan Liu 584b41d7d05SJonathan Liu eth_setenv_enetaddr("ethaddr", mac_addr); 585b41d7d05SJonathan Liu } 586b41d7d05SJonathan Liu 5878c816573SPaul Kocialkowski if (!getenv("serial#")) { 5888c816573SPaul Kocialkowski snprintf(serial_string, sizeof(serial_string), 5898c816573SPaul Kocialkowski "%08x%08x", sid[0], sid[3]); 5908c816573SPaul Kocialkowski 5918c816573SPaul Kocialkowski setenv("serial#", serial_string); 5928c816573SPaul Kocialkowski } 5938c816573SPaul Kocialkowski } 5948c816573SPaul Kocialkowski 5951871a8caSHans de Goede #ifndef CONFIG_MACH_SUN9I 596e13afeefSHans de Goede ret = sunxi_usb_phy_probe(); 597e13afeefSHans de Goede if (ret) 598e13afeefSHans de Goede return ret; 5991871a8caSHans de Goede #endif 600d42faf31SHans de Goede sunxi_musb_board_init(); 601d42faf31SHans de Goede 602b41d7d05SJonathan Liu return 0; 603b41d7d05SJonathan Liu } 604b41d7d05SJonathan Liu #endif 6052d7a084bSLuc Verhaegen 6062d7a084bSLuc Verhaegen #ifdef CONFIG_OF_BOARD_SETUP 6072d7a084bSLuc Verhaegen int ft_board_setup(void *blob, bd_t *bd) 6082d7a084bSLuc Verhaegen { 6092d7a084bSLuc Verhaegen #ifdef CONFIG_VIDEO_DT_SIMPLEFB 6102d7a084bSLuc Verhaegen return sunxi_simplefb_setup(blob); 6112d7a084bSLuc Verhaegen #endif 6122d7a084bSLuc Verhaegen } 6132d7a084bSLuc Verhaegen #endif /* CONFIG_OF_BOARD_SETUP */ 614