1cba69eeeSIan Campbell /* 2cba69eeeSIan Campbell * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net> 3cba69eeeSIan Campbell * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net> 4cba69eeeSIan Campbell * 5cba69eeeSIan Campbell * (C) Copyright 2007-2011 6cba69eeeSIan Campbell * Allwinner Technology Co., Ltd. <www.allwinnertech.com> 7cba69eeeSIan Campbell * Tom Cubie <tangliang@allwinnertech.com> 8cba69eeeSIan Campbell * 9cba69eeeSIan Campbell * Some board init for the Allwinner A10-evb board. 10cba69eeeSIan Campbell * 11cba69eeeSIan Campbell * SPDX-License-Identifier: GPL-2.0+ 12cba69eeeSIan Campbell */ 13cba69eeeSIan Campbell 14cba69eeeSIan Campbell #include <common.h> 15e79c7c88SHans de Goede #include <mmc.h> 1624289208SHans de Goede #ifdef CONFIG_AXP152_POWER 1724289208SHans de Goede #include <axp152.h> 1824289208SHans de Goede #endif 1914bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER 2014bc66bdSHenrik Nordstrom #include <axp209.h> 2114bc66bdSHenrik Nordstrom #endif 225c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER 235c7f10fdSOliver Schinagl #include <axp221.h> 245c7f10fdSOliver Schinagl #endif 25cba69eeeSIan Campbell #include <asm/arch/clock.h> 26b41d7d05SJonathan Liu #include <asm/arch/cpu.h> 272d7a084bSLuc Verhaegen #include <asm/arch/display.h> 28cba69eeeSIan Campbell #include <asm/arch/dram.h> 29e24ea55cSIan Campbell #include <asm/arch/gpio.h> 30e24ea55cSIan Campbell #include <asm/arch/mmc.h> 312aacc423SHans de Goede #include <asm/arch/usb_phy.h> 324f7e01c9SHans de Goede #include <asm/gpio.h> 33b41d7d05SJonathan Liu #include <asm/io.h> 34*f62bfa56SHans de Goede #include <nand.h> 35b41d7d05SJonathan Liu #include <net.h> 36cba69eeeSIan Campbell 3755410089SHans de Goede #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD) 3855410089SHans de Goede /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */ 3955410089SHans de Goede int soft_i2c_gpio_sda; 4055410089SHans de Goede int soft_i2c_gpio_scl; 414f7e01c9SHans de Goede 424f7e01c9SHans de Goede static int soft_i2c_board_init(void) 434f7e01c9SHans de Goede { 444f7e01c9SHans de Goede int ret; 454f7e01c9SHans de Goede 464f7e01c9SHans de Goede soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA); 474f7e01c9SHans de Goede if (soft_i2c_gpio_sda < 0) { 484f7e01c9SHans de Goede printf("Error invalid soft i2c sda pin: '%s', err %d\n", 494f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda); 504f7e01c9SHans de Goede return soft_i2c_gpio_sda; 514f7e01c9SHans de Goede } 524f7e01c9SHans de Goede ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda"); 534f7e01c9SHans de Goede if (ret) { 544f7e01c9SHans de Goede printf("Error requesting soft i2c sda pin: '%s', err %d\n", 554f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret); 564f7e01c9SHans de Goede return ret; 574f7e01c9SHans de Goede } 584f7e01c9SHans de Goede 594f7e01c9SHans de Goede soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL); 604f7e01c9SHans de Goede if (soft_i2c_gpio_scl < 0) { 614f7e01c9SHans de Goede printf("Error invalid soft i2c scl pin: '%s', err %d\n", 624f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl); 634f7e01c9SHans de Goede return soft_i2c_gpio_scl; 644f7e01c9SHans de Goede } 654f7e01c9SHans de Goede ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl"); 664f7e01c9SHans de Goede if (ret) { 674f7e01c9SHans de Goede printf("Error requesting soft i2c scl pin: '%s', err %d\n", 684f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret); 694f7e01c9SHans de Goede return ret; 704f7e01c9SHans de Goede } 714f7e01c9SHans de Goede 724f7e01c9SHans de Goede return 0; 734f7e01c9SHans de Goede } 744f7e01c9SHans de Goede #else 754f7e01c9SHans de Goede static int soft_i2c_board_init(void) { return 0; } 7655410089SHans de Goede #endif 7755410089SHans de Goede 78cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR; 79cba69eeeSIan Campbell 80cba69eeeSIan Campbell /* add board specific code here */ 81cba69eeeSIan Campbell int board_init(void) 82cba69eeeSIan Campbell { 832fcf033dSHans de Goede int id_pfr1, ret; 84cba69eeeSIan Campbell 85cba69eeeSIan Campbell gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100); 86cba69eeeSIan Campbell 87cba69eeeSIan Campbell asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1)); 88cba69eeeSIan Campbell debug("id_pfr1: 0x%08x\n", id_pfr1); 89cba69eeeSIan Campbell /* Generic Timer Extension available? */ 90cba69eeeSIan Campbell if ((id_pfr1 >> 16) & 0xf) { 91cba69eeeSIan Campbell debug("Setting CNTFRQ\n"); 92cba69eeeSIan Campbell /* CNTFRQ == 24 MHz */ 93cba69eeeSIan Campbell asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000)); 94cba69eeeSIan Campbell } 95cba69eeeSIan Campbell 962fcf033dSHans de Goede ret = axp_gpio_init(); 972fcf033dSHans de Goede if (ret) 982fcf033dSHans de Goede return ret; 992fcf033dSHans de Goede 1004f7e01c9SHans de Goede /* Uses dm gpio code so do this here and not in i2c_init_board() */ 1014f7e01c9SHans de Goede return soft_i2c_board_init(); 102cba69eeeSIan Campbell } 103cba69eeeSIan Campbell 104cba69eeeSIan Campbell int dram_init(void) 105cba69eeeSIan Campbell { 106cba69eeeSIan Campbell gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE); 107cba69eeeSIan Campbell 108cba69eeeSIan Campbell return 0; 109cba69eeeSIan Campbell } 110cba69eeeSIan Campbell 111ad008299SKarol Gugala #if defined(CONFIG_SPL_NAND_SUNXI) && defined(CONFIG_SPL_BUILD) 112ad008299SKarol Gugala static void nand_pinmux_setup(void) 113ad008299SKarol Gugala { 114ad008299SKarol Gugala unsigned int pin; 115ad008299SKarol Gugala for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(6); pin++) 116ad008299SKarol Gugala sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND); 117ad008299SKarol Gugala 118ad008299SKarol Gugala for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(22); pin++) 119ad008299SKarol Gugala sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND); 120ad008299SKarol Gugala 121ad008299SKarol Gugala sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND); 122ad008299SKarol Gugala } 123ad008299SKarol Gugala 124ad008299SKarol Gugala static void nand_clock_setup(void) 125ad008299SKarol Gugala { 126ad008299SKarol Gugala struct sunxi_ccm_reg *const ccm = 127ad008299SKarol Gugala (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; 128ad008299SKarol Gugala setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0)); 129ad008299SKarol Gugala setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1); 130ad008299SKarol Gugala } 131*f62bfa56SHans de Goede 132*f62bfa56SHans de Goede void board_nand_init(void) 133*f62bfa56SHans de Goede { 134*f62bfa56SHans de Goede nand_pinmux_setup(); 135*f62bfa56SHans de Goede nand_clock_setup(); 136*f62bfa56SHans de Goede } 137ad008299SKarol Gugala #endif 138ad008299SKarol Gugala 139e24ea55cSIan Campbell #ifdef CONFIG_GENERIC_MMC 140e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc) 141e24ea55cSIan Campbell { 142e24ea55cSIan Campbell unsigned int pin; 1438deacca9SPaul Kocialkowski __maybe_unused int pins; 144e24ea55cSIan Campbell 145e24ea55cSIan Campbell switch (sdc) { 146e24ea55cSIan Campbell case 0: 1478deacca9SPaul Kocialkowski /* SDC0: PF0-PF5 */ 148e24ea55cSIan Campbell for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) { 149487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0); 150e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 151e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 152e24ea55cSIan Campbell } 153e24ea55cSIan Campbell break; 154e24ea55cSIan Campbell 155e24ea55cSIan Campbell case 1: 1568deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS); 1578deacca9SPaul Kocialkowski 1588deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 1598deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_H) { 1608deacca9SPaul Kocialkowski /* SDC1: PH22-PH-27 */ 1618deacca9SPaul Kocialkowski for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) { 1628deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1); 1638deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 1648deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 1658deacca9SPaul Kocialkowski } 1668deacca9SPaul Kocialkowski } else { 1678deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 1688deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 1698deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1); 1708deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 1718deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 1728deacca9SPaul Kocialkowski } 1738deacca9SPaul Kocialkowski } 1748deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 1758deacca9SPaul Kocialkowski /* SDC1: PG3-PG8 */ 176bbff84b3SHans de Goede for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) { 177487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1); 178e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 179e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 180e24ea55cSIan Campbell } 1818deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 1828deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 1838deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 1848deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1); 1858deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 1868deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 1878deacca9SPaul Kocialkowski } 1888deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 1898deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_D) { 1908deacca9SPaul Kocialkowski /* SDC1: PD2-PD7 */ 1918deacca9SPaul Kocialkowski for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) { 1928deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1); 1938deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 1948deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 1958deacca9SPaul Kocialkowski } 1968deacca9SPaul Kocialkowski } else { 1978deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 1988deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 1998deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1); 2008deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2018deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2028deacca9SPaul Kocialkowski } 2038deacca9SPaul Kocialkowski } 2048deacca9SPaul Kocialkowski #endif 205e24ea55cSIan Campbell break; 206e24ea55cSIan Campbell 207e24ea55cSIan Campbell case 2: 2088deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS); 2098deacca9SPaul Kocialkowski 2108deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 2118deacca9SPaul Kocialkowski /* SDC2: PC6-PC11 */ 212e24ea55cSIan Campbell for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) { 213487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 214e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 215e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 216e24ea55cSIan Campbell } 2178deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 2188deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_E) { 2198deacca9SPaul Kocialkowski /* SDC2: PE4-PE9 */ 2208deacca9SPaul Kocialkowski for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) { 2218deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2); 222e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 223e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 224e24ea55cSIan Campbell } 2258deacca9SPaul Kocialkowski } else { 2268deacca9SPaul Kocialkowski /* SDC2: PC6-PC15 */ 2278deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 2288deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 2298deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2308deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2318deacca9SPaul Kocialkowski } 2328deacca9SPaul Kocialkowski } 2338deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 2348deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_A) { 2358deacca9SPaul Kocialkowski /* SDC2: PA9-PA14 */ 2368deacca9SPaul Kocialkowski for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) { 2378deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2); 2388deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2398deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2408deacca9SPaul Kocialkowski } 2418deacca9SPaul Kocialkowski } else { 2428deacca9SPaul Kocialkowski /* SDC2: PC6-PC15, PC24 */ 2438deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 2448deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 2458deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2468deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2478deacca9SPaul Kocialkowski } 2488deacca9SPaul Kocialkowski 2498deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2); 2508deacca9SPaul Kocialkowski sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 2518deacca9SPaul Kocialkowski sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 2528deacca9SPaul Kocialkowski } 2538deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 2548deacca9SPaul Kocialkowski /* SDC2: PC5-PC6, PC8-PC16 */ 2558deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) { 2568deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 2578deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2588deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2598deacca9SPaul Kocialkowski } 2608deacca9SPaul Kocialkowski 2618deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) { 2628deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 2638deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2648deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2658deacca9SPaul Kocialkowski } 2668deacca9SPaul Kocialkowski #endif 2678deacca9SPaul Kocialkowski break; 2688deacca9SPaul Kocialkowski 2698deacca9SPaul Kocialkowski case 3: 2708deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS); 2718deacca9SPaul Kocialkowski 2728deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 2738deacca9SPaul Kocialkowski /* SDC3: PI4-PI9 */ 2748deacca9SPaul Kocialkowski for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) { 2758deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3); 2768deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2778deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2788deacca9SPaul Kocialkowski } 2798deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 2808deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_A) { 2818deacca9SPaul Kocialkowski /* SDC3: PA9-PA14 */ 2828deacca9SPaul Kocialkowski for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) { 2838deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3); 2848deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2858deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2868deacca9SPaul Kocialkowski } 2878deacca9SPaul Kocialkowski } else { 2888deacca9SPaul Kocialkowski /* SDC3: PC6-PC15, PC24 */ 2898deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 2908deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3); 2918deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2928deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2938deacca9SPaul Kocialkowski } 2948deacca9SPaul Kocialkowski 2958deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3); 2968deacca9SPaul Kocialkowski sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 2978deacca9SPaul Kocialkowski sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 2988deacca9SPaul Kocialkowski } 2998deacca9SPaul Kocialkowski #endif 300e24ea55cSIan Campbell break; 301e24ea55cSIan Campbell 302e24ea55cSIan Campbell default: 303e24ea55cSIan Campbell printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc); 304e24ea55cSIan Campbell break; 305e24ea55cSIan Campbell } 306e24ea55cSIan Campbell } 307e24ea55cSIan Campbell 308e24ea55cSIan Campbell int board_mmc_init(bd_t *bis) 309e24ea55cSIan Campbell { 310e79c7c88SHans de Goede __maybe_unused struct mmc *mmc0, *mmc1; 311e79c7c88SHans de Goede __maybe_unused char buf[512]; 312e79c7c88SHans de Goede 313e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT); 314e79c7c88SHans de Goede mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT); 315e79c7c88SHans de Goede if (!mmc0) 316e79c7c88SHans de Goede return -1; 317e79c7c88SHans de Goede 3182ccfac01SHans de Goede #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1 319e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA); 320e79c7c88SHans de Goede mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA); 321e79c7c88SHans de Goede if (!mmc1) 322e79c7c88SHans de Goede return -1; 323e79c7c88SHans de Goede #endif 324e79c7c88SHans de Goede 325bf5b9b10SDaniel Kochmański #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2 326e79c7c88SHans de Goede /* 327bf5b9b10SDaniel Kochmański * On systems with an emmc (mmc2), figure out if we are booting from 328bf5b9b10SDaniel Kochmański * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc. 329bf5b9b10SDaniel Kochmański * are searched there first. Note we only do this for u-boot proper, 330bf5b9b10SDaniel Kochmański * not for the SPL, see spl_boot_device(). 331e79c7c88SHans de Goede */ 332bf5b9b10SDaniel Kochmański if (!sunxi_mmc_has_egon_boot_signature(mmc0) && 333bf5b9b10SDaniel Kochmański sunxi_mmc_has_egon_boot_signature(mmc1)) { 334bf5b9b10SDaniel Kochmański /* Booting from emmc / mmc2, swap */ 335e79c7c88SHans de Goede mmc0->block_dev.dev = 1; 336e79c7c88SHans de Goede mmc1->block_dev.dev = 0; 337bf5b9b10SDaniel Kochmański } 338e24ea55cSIan Campbell #endif 339e24ea55cSIan Campbell 340e24ea55cSIan Campbell return 0; 341e24ea55cSIan Campbell } 342e24ea55cSIan Campbell #endif 343e24ea55cSIan Campbell 3446620377eSHans de Goede void i2c_init_board(void) 3456620377eSHans de Goede { 3466c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C0_ENABLE 3476c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I) 3486c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0); 3496c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0); 3506620377eSHans de Goede clock_twi_onoff(0, 1); 3516c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 3526c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0); 3536c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0); 3546c739c5dSPaul Kocialkowski clock_twi_onoff(0, 1); 3556c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 3566c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0); 3576c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0); 3586c739c5dSPaul Kocialkowski clock_twi_onoff(0, 1); 3596c739c5dSPaul Kocialkowski #endif 3606c739c5dSPaul Kocialkowski #endif 3616c739c5dSPaul Kocialkowski 3626c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C1_ENABLE 3636c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 3646c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1); 3656c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1); 3666c739c5dSPaul Kocialkowski clock_twi_onoff(1, 1); 3676c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 3686c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1); 3696c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1); 3706c739c5dSPaul Kocialkowski clock_twi_onoff(1, 1); 3716c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 3726c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1); 3736c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1); 3746c739c5dSPaul Kocialkowski clock_twi_onoff(1, 1); 3756c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 3766c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1); 3776c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1); 3786c739c5dSPaul Kocialkowski clock_twi_onoff(1, 1); 3796c739c5dSPaul Kocialkowski #endif 3806c739c5dSPaul Kocialkowski #endif 3816c739c5dSPaul Kocialkowski 3826c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C2_ENABLE 3836c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 3846c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2); 3856c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2); 3866c739c5dSPaul Kocialkowski clock_twi_onoff(2, 1); 3876c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 3886c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2); 3896c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2); 3906c739c5dSPaul Kocialkowski clock_twi_onoff(2, 1); 3916c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 3926c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2); 3936c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2); 3946c739c5dSPaul Kocialkowski clock_twi_onoff(2, 1); 3956c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 3966c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2); 3976c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2); 3986c739c5dSPaul Kocialkowski clock_twi_onoff(2, 1); 3996c739c5dSPaul Kocialkowski #endif 4006c739c5dSPaul Kocialkowski #endif 4016c739c5dSPaul Kocialkowski 4026c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C3_ENABLE 4036c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN6I) 4046c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3); 4056c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3); 4066c739c5dSPaul Kocialkowski clock_twi_onoff(3, 1); 4076c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN7I) 4086c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3); 4096c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3); 4106c739c5dSPaul Kocialkowski clock_twi_onoff(3, 1); 4116c739c5dSPaul Kocialkowski #endif 4126c739c5dSPaul Kocialkowski #endif 4136c739c5dSPaul Kocialkowski 4146c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C4_ENABLE 4156c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN7I) 4166c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4); 4176c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4); 4186c739c5dSPaul Kocialkowski clock_twi_onoff(4, 1); 4196c739c5dSPaul Kocialkowski #endif 4206c739c5dSPaul Kocialkowski #endif 4216620377eSHans de Goede } 4226620377eSHans de Goede 423cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD 424cba69eeeSIan Campbell void sunxi_board_init(void) 425cba69eeeSIan Campbell { 42614bc66bdSHenrik Nordstrom int power_failed = 0; 427cba69eeeSIan Campbell unsigned long ramsize; 428cba69eeeSIan Campbell 42924289208SHans de Goede #ifdef CONFIG_AXP152_POWER 43024289208SHans de Goede power_failed = axp152_init(); 43124289208SHans de Goede power_failed |= axp152_set_dcdc2(1400); 43224289208SHans de Goede power_failed |= axp152_set_dcdc3(1500); 43324289208SHans de Goede power_failed |= axp152_set_dcdc4(1250); 43424289208SHans de Goede power_failed |= axp152_set_ldo2(3000); 43524289208SHans de Goede #endif 43614bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER 43714bc66bdSHenrik Nordstrom power_failed |= axp209_init(); 43814bc66bdSHenrik Nordstrom power_failed |= axp209_set_dcdc2(1400); 43914bc66bdSHenrik Nordstrom power_failed |= axp209_set_dcdc3(1250); 44014bc66bdSHenrik Nordstrom power_failed |= axp209_set_ldo2(3000); 44114bc66bdSHenrik Nordstrom power_failed |= axp209_set_ldo3(2800); 44214bc66bdSHenrik Nordstrom power_failed |= axp209_set_ldo4(2800); 44314bc66bdSHenrik Nordstrom #endif 4445c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER 4455c7f10fdSOliver Schinagl power_failed = axp221_init(); 4461262a85fSHans de Goede power_failed |= axp221_set_dcdc1(CONFIG_AXP221_DCDC1_VOLT); 4477a0bbe64SHans de Goede power_failed |= axp221_set_dcdc2(CONFIG_AXP221_DCDC2_VOLT); 448d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc3(1200); /* VDD-CPU */ 449d3a96f7aSHans de Goede #ifdef CONFIG_MACH_SUN6I 450d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc4(1200); /* A31:VDD-SYS */ 451d3a96f7aSHans de Goede #else 452d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc4(0); /* A23:unused */ 453d3a96f7aSHans de Goede #endif 454d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc5(1500); /* VCC-DRAM */ 4555c7f10fdSOliver Schinagl power_failed |= axp221_set_dldo1(CONFIG_AXP221_DLDO1_VOLT); 4565c7f10fdSOliver Schinagl power_failed |= axp221_set_dldo4(CONFIG_AXP221_DLDO4_VOLT); 4575c7f10fdSOliver Schinagl power_failed |= axp221_set_aldo1(CONFIG_AXP221_ALDO1_VOLT); 4585c7f10fdSOliver Schinagl power_failed |= axp221_set_aldo2(CONFIG_AXP221_ALDO2_VOLT); 4595c7f10fdSOliver Schinagl power_failed |= axp221_set_aldo3(CONFIG_AXP221_ALDO3_VOLT); 4606906df1aSSiarhei Siamashka power_failed |= axp221_set_eldo(3, CONFIG_AXP221_ELDO3_VOLT); 4615c7f10fdSOliver Schinagl #endif 46214bc66bdSHenrik Nordstrom 463cba69eeeSIan Campbell printf("DRAM:"); 464cba69eeeSIan Campbell ramsize = sunxi_dram_init(); 465cba69eeeSIan Campbell printf(" %lu MiB\n", ramsize >> 20); 466cba69eeeSIan Campbell if (!ramsize) 467cba69eeeSIan Campbell hang(); 46814bc66bdSHenrik Nordstrom 46914bc66bdSHenrik Nordstrom /* 47014bc66bdSHenrik Nordstrom * Only clock up the CPU to full speed if we are reasonably 47114bc66bdSHenrik Nordstrom * assured it's being powered with suitable core voltage 47214bc66bdSHenrik Nordstrom */ 47314bc66bdSHenrik Nordstrom if (!power_failed) 474e71b422bSIain Paton clock_set_pll1(CONFIG_SYS_CLK_FREQ); 47514bc66bdSHenrik Nordstrom else 47614bc66bdSHenrik Nordstrom printf("Failed to set core voltage! Can't set CPU frequency\n"); 477cba69eeeSIan Campbell } 478cba69eeeSIan Campbell #endif 479b41d7d05SJonathan Liu 480f1df758dSPaul Kocialkowski #ifdef CONFIG_USB_GADGET 481f1df758dSPaul Kocialkowski int g_dnl_board_usb_cable_connected(void) 482f1df758dSPaul Kocialkowski { 4835bfdca0dSPaul Kocialkowski return sunxi_usb_phy_vbus_detect(0); 484f1df758dSPaul Kocialkowski } 485f1df758dSPaul Kocialkowski #endif 486f1df758dSPaul Kocialkowski 4879f852211SPaul Kocialkowski #ifdef CONFIG_SERIAL_TAG 4889f852211SPaul Kocialkowski void get_board_serial(struct tag_serialnr *serialnr) 4899f852211SPaul Kocialkowski { 4909f852211SPaul Kocialkowski char *serial_string; 4919f852211SPaul Kocialkowski unsigned long long serial; 4929f852211SPaul Kocialkowski 4939f852211SPaul Kocialkowski serial_string = getenv("serial#"); 4949f852211SPaul Kocialkowski 4959f852211SPaul Kocialkowski if (serial_string) { 4969f852211SPaul Kocialkowski serial = simple_strtoull(serial_string, NULL, 16); 4979f852211SPaul Kocialkowski 4989f852211SPaul Kocialkowski serialnr->high = (unsigned int) (serial >> 32); 4999f852211SPaul Kocialkowski serialnr->low = (unsigned int) (serial & 0xffffffff); 5009f852211SPaul Kocialkowski } else { 5019f852211SPaul Kocialkowski serialnr->high = 0; 5029f852211SPaul Kocialkowski serialnr->low = 0; 5039f852211SPaul Kocialkowski } 5049f852211SPaul Kocialkowski } 5059f852211SPaul Kocialkowski #endif 5069f852211SPaul Kocialkowski 507b41d7d05SJonathan Liu #ifdef CONFIG_MISC_INIT_R 508b41d7d05SJonathan Liu int misc_init_r(void) 509b41d7d05SJonathan Liu { 5108c816573SPaul Kocialkowski char serial_string[17] = { 0 }; 511cac5b1ccSHans de Goede unsigned int sid[4]; 512b41d7d05SJonathan Liu uint8_t mac_addr[6]; 5138c816573SPaul Kocialkowski int ret; 514b41d7d05SJonathan Liu 5158c816573SPaul Kocialkowski ret = sunxi_get_sid(sid); 5168c816573SPaul Kocialkowski if (ret == 0 && sid[0] != 0 && sid[3] != 0) { 5178c816573SPaul Kocialkowski if (!getenv("ethaddr")) { 5188c816573SPaul Kocialkowski /* Non OUI / registered MAC address */ 5198c816573SPaul Kocialkowski mac_addr[0] = 0x02; 520cac5b1ccSHans de Goede mac_addr[1] = (sid[0] >> 0) & 0xff; 521cac5b1ccSHans de Goede mac_addr[2] = (sid[3] >> 24) & 0xff; 522cac5b1ccSHans de Goede mac_addr[3] = (sid[3] >> 16) & 0xff; 523cac5b1ccSHans de Goede mac_addr[4] = (sid[3] >> 8) & 0xff; 524cac5b1ccSHans de Goede mac_addr[5] = (sid[3] >> 0) & 0xff; 525b41d7d05SJonathan Liu 526b41d7d05SJonathan Liu eth_setenv_enetaddr("ethaddr", mac_addr); 527b41d7d05SJonathan Liu } 528b41d7d05SJonathan Liu 5298c816573SPaul Kocialkowski if (!getenv("serial#")) { 5308c816573SPaul Kocialkowski snprintf(serial_string, sizeof(serial_string), 5318c816573SPaul Kocialkowski "%08x%08x", sid[0], sid[3]); 5328c816573SPaul Kocialkowski 5338c816573SPaul Kocialkowski setenv("serial#", serial_string); 5348c816573SPaul Kocialkowski } 5358c816573SPaul Kocialkowski } 5368c816573SPaul Kocialkowski 5371871a8caSHans de Goede #ifndef CONFIG_MACH_SUN9I 538e13afeefSHans de Goede ret = sunxi_usb_phy_probe(); 539e13afeefSHans de Goede if (ret) 540e13afeefSHans de Goede return ret; 5411871a8caSHans de Goede #endif 542d42faf31SHans de Goede sunxi_musb_board_init(); 543d42faf31SHans de Goede 544b41d7d05SJonathan Liu return 0; 545b41d7d05SJonathan Liu } 546b41d7d05SJonathan Liu #endif 5472d7a084bSLuc Verhaegen 5482d7a084bSLuc Verhaegen #ifdef CONFIG_OF_BOARD_SETUP 5492d7a084bSLuc Verhaegen int ft_board_setup(void *blob, bd_t *bd) 5502d7a084bSLuc Verhaegen { 5512d7a084bSLuc Verhaegen #ifdef CONFIG_VIDEO_DT_SIMPLEFB 5522d7a084bSLuc Verhaegen return sunxi_simplefb_setup(blob); 5532d7a084bSLuc Verhaegen #endif 5542d7a084bSLuc Verhaegen } 5552d7a084bSLuc Verhaegen #endif /* CONFIG_OF_BOARD_SETUP */ 556