xref: /rk3399_rockchip-uboot/board/sunxi/board.c (revision e24ea55c04a8ee9c273dd879edda23bbde3d807a)
1cba69eeeSIan Campbell /*
2cba69eeeSIan Campbell  * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
3cba69eeeSIan Campbell  * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
4cba69eeeSIan Campbell  *
5cba69eeeSIan Campbell  * (C) Copyright 2007-2011
6cba69eeeSIan Campbell  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7cba69eeeSIan Campbell  * Tom Cubie <tangliang@allwinnertech.com>
8cba69eeeSIan Campbell  *
9cba69eeeSIan Campbell  * Some board init for the Allwinner A10-evb board.
10cba69eeeSIan Campbell  *
11cba69eeeSIan Campbell  * SPDX-License-Identifier:	GPL-2.0+
12cba69eeeSIan Campbell  */
13cba69eeeSIan Campbell 
14cba69eeeSIan Campbell #include <common.h>
15cba69eeeSIan Campbell #include <asm/arch/clock.h>
16cba69eeeSIan Campbell #include <asm/arch/dram.h>
17*e24ea55cSIan Campbell #include <asm/arch/gpio.h>
18*e24ea55cSIan Campbell #include <asm/arch/mmc.h>
19cba69eeeSIan Campbell 
20cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR;
21cba69eeeSIan Campbell 
22cba69eeeSIan Campbell /* add board specific code here */
23cba69eeeSIan Campbell int board_init(void)
24cba69eeeSIan Campbell {
25cba69eeeSIan Campbell 	int id_pfr1;
26cba69eeeSIan Campbell 
27cba69eeeSIan Campbell 	gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
28cba69eeeSIan Campbell 
29cba69eeeSIan Campbell 	asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
30cba69eeeSIan Campbell 	debug("id_pfr1: 0x%08x\n", id_pfr1);
31cba69eeeSIan Campbell 	/* Generic Timer Extension available? */
32cba69eeeSIan Campbell 	if ((id_pfr1 >> 16) & 0xf) {
33cba69eeeSIan Campbell 		debug("Setting CNTFRQ\n");
34cba69eeeSIan Campbell 		/* CNTFRQ == 24 MHz */
35cba69eeeSIan Campbell 		asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000));
36cba69eeeSIan Campbell 	}
37cba69eeeSIan Campbell 
38cba69eeeSIan Campbell 	return 0;
39cba69eeeSIan Campbell }
40cba69eeeSIan Campbell 
41cba69eeeSIan Campbell int dram_init(void)
42cba69eeeSIan Campbell {
43cba69eeeSIan Campbell 	gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
44cba69eeeSIan Campbell 
45cba69eeeSIan Campbell 	return 0;
46cba69eeeSIan Campbell }
47cba69eeeSIan Campbell 
48*e24ea55cSIan Campbell #ifdef CONFIG_GENERIC_MMC
49*e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc)
50*e24ea55cSIan Campbell {
51*e24ea55cSIan Campbell 	unsigned int pin;
52*e24ea55cSIan Campbell 
53*e24ea55cSIan Campbell 	switch (sdc) {
54*e24ea55cSIan Campbell 	case 0:
55*e24ea55cSIan Campbell 		/* D1-PF0, D0-PF1, CLK-PF2, CMD-PF3, D3-PF4, D4-PF5 */
56*e24ea55cSIan Campbell 		for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
57*e24ea55cSIan Campbell 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPF0_SDC0);
58*e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
59*e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
60*e24ea55cSIan Campbell 		}
61*e24ea55cSIan Campbell 		break;
62*e24ea55cSIan Campbell 
63*e24ea55cSIan Campbell 	case 1:
64*e24ea55cSIan Campbell 		/* CMD-PH22, CLK-PH23, D0~D3-PH24~27 : 5 */
65*e24ea55cSIan Campbell 		for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
66*e24ea55cSIan Campbell 			sunxi_gpio_set_cfgpin(pin, SUN4I_GPH22_SDC1);
67*e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
68*e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
69*e24ea55cSIan Campbell 		}
70*e24ea55cSIan Campbell 		break;
71*e24ea55cSIan Campbell 
72*e24ea55cSIan Campbell 	case 2:
73*e24ea55cSIan Campbell 		/* CMD-PC6, CLK-PC7, D0-PC8, D1-PC9, D2-PC10, D3-PC11 */
74*e24ea55cSIan Campbell 		for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
75*e24ea55cSIan Campbell 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC6_SDC2);
76*e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
77*e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
78*e24ea55cSIan Campbell 		}
79*e24ea55cSIan Campbell 		break;
80*e24ea55cSIan Campbell 
81*e24ea55cSIan Campbell 	case 3:
82*e24ea55cSIan Campbell 		/* CMD-PI4, CLK-PI5, D0~D3-PI6~9 : 2 */
83*e24ea55cSIan Campbell 		for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
84*e24ea55cSIan Campbell 			sunxi_gpio_set_cfgpin(pin, SUN4I_GPI4_SDC3);
85*e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
86*e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
87*e24ea55cSIan Campbell 		}
88*e24ea55cSIan Campbell 		break;
89*e24ea55cSIan Campbell 
90*e24ea55cSIan Campbell 	default:
91*e24ea55cSIan Campbell 		printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
92*e24ea55cSIan Campbell 		break;
93*e24ea55cSIan Campbell 	}
94*e24ea55cSIan Campbell }
95*e24ea55cSIan Campbell 
96*e24ea55cSIan Campbell int board_mmc_init(bd_t *bis)
97*e24ea55cSIan Campbell {
98*e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
99*e24ea55cSIan Campbell 	sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
100*e24ea55cSIan Campbell #if !defined (CONFIG_SPL_BUILD) && defined (CONFIG_MMC_SUNXI_SLOT_EXTRA)
101*e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
102*e24ea55cSIan Campbell 	sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
103*e24ea55cSIan Campbell #endif
104*e24ea55cSIan Campbell 
105*e24ea55cSIan Campbell 	return 0;
106*e24ea55cSIan Campbell }
107*e24ea55cSIan Campbell #endif
108*e24ea55cSIan Campbell 
109cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD
110cba69eeeSIan Campbell void sunxi_board_init(void)
111cba69eeeSIan Campbell {
112cba69eeeSIan Campbell 	unsigned long ramsize;
113cba69eeeSIan Campbell 
114cba69eeeSIan Campbell 	printf("DRAM:");
115cba69eeeSIan Campbell 	ramsize = sunxi_dram_init();
116cba69eeeSIan Campbell 	printf(" %lu MiB\n", ramsize >> 20);
117cba69eeeSIan Campbell 	if (!ramsize)
118cba69eeeSIan Campbell 		hang();
119cba69eeeSIan Campbell }
120cba69eeeSIan Campbell #endif
121