xref: /rk3399_rockchip-uboot/board/sunxi/board.c (revision d96ebc468d0dff6eb6f069bba03b3f0e33aa22de)
1cba69eeeSIan Campbell /*
2cba69eeeSIan Campbell  * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
3cba69eeeSIan Campbell  * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
4cba69eeeSIan Campbell  *
5cba69eeeSIan Campbell  * (C) Copyright 2007-2011
6cba69eeeSIan Campbell  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7cba69eeeSIan Campbell  * Tom Cubie <tangliang@allwinnertech.com>
8cba69eeeSIan Campbell  *
9cba69eeeSIan Campbell  * Some board init for the Allwinner A10-evb board.
10cba69eeeSIan Campbell  *
11cba69eeeSIan Campbell  * SPDX-License-Identifier:	GPL-2.0+
12cba69eeeSIan Campbell  */
13cba69eeeSIan Campbell 
14cba69eeeSIan Campbell #include <common.h>
15e79c7c88SHans de Goede #include <mmc.h>
166944aff1SHans de Goede #include <axp_pmic.h>
17cba69eeeSIan Campbell #include <asm/arch/clock.h>
18b41d7d05SJonathan Liu #include <asm/arch/cpu.h>
192d7a084bSLuc Verhaegen #include <asm/arch/display.h>
20cba69eeeSIan Campbell #include <asm/arch/dram.h>
21e24ea55cSIan Campbell #include <asm/arch/gpio.h>
22e24ea55cSIan Campbell #include <asm/arch/mmc.h>
232aacc423SHans de Goede #include <asm/arch/usb_phy.h>
24*d96ebc46SSiarhei Siamashka #ifndef CONFIG_ARM64
25*d96ebc46SSiarhei Siamashka #include <asm/armv7.h>
26*d96ebc46SSiarhei Siamashka #endif
274f7e01c9SHans de Goede #include <asm/gpio.h>
28b41d7d05SJonathan Liu #include <asm/io.h>
29f62bfa56SHans de Goede #include <nand.h>
30b41d7d05SJonathan Liu #include <net.h>
310d8382aeSJelle van der Waa #include <sy8106a.h>
32cba69eeeSIan Campbell 
3355410089SHans de Goede #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
3455410089SHans de Goede /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
3555410089SHans de Goede int soft_i2c_gpio_sda;
3655410089SHans de Goede int soft_i2c_gpio_scl;
374f7e01c9SHans de Goede 
384f7e01c9SHans de Goede static int soft_i2c_board_init(void)
394f7e01c9SHans de Goede {
404f7e01c9SHans de Goede 	int ret;
414f7e01c9SHans de Goede 
424f7e01c9SHans de Goede 	soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
434f7e01c9SHans de Goede 	if (soft_i2c_gpio_sda < 0) {
444f7e01c9SHans de Goede 		printf("Error invalid soft i2c sda pin: '%s', err %d\n",
454f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
464f7e01c9SHans de Goede 		return soft_i2c_gpio_sda;
474f7e01c9SHans de Goede 	}
484f7e01c9SHans de Goede 	ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
494f7e01c9SHans de Goede 	if (ret) {
504f7e01c9SHans de Goede 		printf("Error requesting soft i2c sda pin: '%s', err %d\n",
514f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
524f7e01c9SHans de Goede 		return ret;
534f7e01c9SHans de Goede 	}
544f7e01c9SHans de Goede 
554f7e01c9SHans de Goede 	soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
564f7e01c9SHans de Goede 	if (soft_i2c_gpio_scl < 0) {
574f7e01c9SHans de Goede 		printf("Error invalid soft i2c scl pin: '%s', err %d\n",
584f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
594f7e01c9SHans de Goede 		return soft_i2c_gpio_scl;
604f7e01c9SHans de Goede 	}
614f7e01c9SHans de Goede 	ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
624f7e01c9SHans de Goede 	if (ret) {
634f7e01c9SHans de Goede 		printf("Error requesting soft i2c scl pin: '%s', err %d\n",
644f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
654f7e01c9SHans de Goede 		return ret;
664f7e01c9SHans de Goede 	}
674f7e01c9SHans de Goede 
684f7e01c9SHans de Goede 	return 0;
694f7e01c9SHans de Goede }
704f7e01c9SHans de Goede #else
714f7e01c9SHans de Goede static int soft_i2c_board_init(void) { return 0; }
7255410089SHans de Goede #endif
7355410089SHans de Goede 
74cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR;
75cba69eeeSIan Campbell 
76cba69eeeSIan Campbell /* add board specific code here */
77cba69eeeSIan Campbell int board_init(void)
78cba69eeeSIan Campbell {
79*d96ebc46SSiarhei Siamashka 	__maybe_unused int id_pfr1, ret;
80cba69eeeSIan Campbell 
81cba69eeeSIan Campbell 	gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
82cba69eeeSIan Campbell 
83*d96ebc46SSiarhei Siamashka #ifndef CONFIG_ARM64
84cba69eeeSIan Campbell 	asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
85cba69eeeSIan Campbell 	debug("id_pfr1: 0x%08x\n", id_pfr1);
86cba69eeeSIan Campbell 	/* Generic Timer Extension available? */
87*d96ebc46SSiarhei Siamashka 	if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
88*d96ebc46SSiarhei Siamashka 		uint32_t freq;
89*d96ebc46SSiarhei Siamashka 
90cba69eeeSIan Campbell 		debug("Setting CNTFRQ\n");
91*d96ebc46SSiarhei Siamashka 
92*d96ebc46SSiarhei Siamashka 		/*
93*d96ebc46SSiarhei Siamashka 		 * CNTFRQ is a secure register, so we will crash if we try to
94*d96ebc46SSiarhei Siamashka 		 * write this from the non-secure world (read is OK, though).
95*d96ebc46SSiarhei Siamashka 		 * In case some bootcode has already set the correct value,
96*d96ebc46SSiarhei Siamashka 		 * we avoid the risk of writing to it.
97*d96ebc46SSiarhei Siamashka 		 */
98*d96ebc46SSiarhei Siamashka 		asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
99*d96ebc46SSiarhei Siamashka 		if (freq != CONFIG_TIMER_CLK_FREQ) {
100*d96ebc46SSiarhei Siamashka 			debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
101*d96ebc46SSiarhei Siamashka 			      freq, CONFIG_TIMER_CLK_FREQ);
102*d96ebc46SSiarhei Siamashka #ifdef CONFIG_NON_SECURE
103*d96ebc46SSiarhei Siamashka 			printf("arch timer frequency is wrong, but cannot adjust it\n");
104*d96ebc46SSiarhei Siamashka #else
105*d96ebc46SSiarhei Siamashka 			asm volatile("mcr p15, 0, %0, c14, c0, 0"
106*d96ebc46SSiarhei Siamashka 				     : : "r"(CONFIG_TIMER_CLK_FREQ));
107*d96ebc46SSiarhei Siamashka #endif
108cba69eeeSIan Campbell 		}
109*d96ebc46SSiarhei Siamashka 	}
110*d96ebc46SSiarhei Siamashka #endif /* !CONFIG_ARM64 */
111cba69eeeSIan Campbell 
1122fcf033dSHans de Goede 	ret = axp_gpio_init();
1132fcf033dSHans de Goede 	if (ret)
1142fcf033dSHans de Goede 		return ret;
1152fcf033dSHans de Goede 
1169fbb0c3aSHans de Goede #ifdef CONFIG_SATAPWR
1179fbb0c3aSHans de Goede 	gpio_request(CONFIG_SATAPWR, "satapwr");
1189fbb0c3aSHans de Goede 	gpio_direction_output(CONFIG_SATAPWR, 1);
1199fbb0c3aSHans de Goede #endif
120fc8991c6SHans de Goede #ifdef CONFIG_MACPWR
121fc8991c6SHans de Goede 	gpio_request(CONFIG_MACPWR, "macpwr");
122fc8991c6SHans de Goede 	gpio_direction_output(CONFIG_MACPWR, 1);
123fc8991c6SHans de Goede #endif
124fc8991c6SHans de Goede 
1254f7e01c9SHans de Goede 	/* Uses dm gpio code so do this here and not in i2c_init_board() */
1264f7e01c9SHans de Goede 	return soft_i2c_board_init();
127cba69eeeSIan Campbell }
128cba69eeeSIan Campbell 
129cba69eeeSIan Campbell int dram_init(void)
130cba69eeeSIan Campbell {
131cba69eeeSIan Campbell 	gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
132cba69eeeSIan Campbell 
133cba69eeeSIan Campbell 	return 0;
134cba69eeeSIan Campbell }
135cba69eeeSIan Campbell 
136e5268616SHans de Goede #if defined(CONFIG_NAND_SUNXI) && defined(CONFIG_SPL_BUILD)
137ad008299SKarol Gugala static void nand_pinmux_setup(void)
138ad008299SKarol Gugala {
139ad008299SKarol Gugala 	unsigned int pin;
140022a99d8SHans de Goede 
141022a99d8SHans de Goede 	for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
142ad008299SKarol Gugala 		sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
143ad008299SKarol Gugala 
144022a99d8SHans de Goede #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
145022a99d8SHans de Goede 	for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
146ad008299SKarol Gugala 		sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
147022a99d8SHans de Goede #endif
148022a99d8SHans de Goede 	/* sun4i / sun7i do have a PC23, but it is not used for nand,
149022a99d8SHans de Goede 	 * only sun7i has a PC24 */
150022a99d8SHans de Goede #ifdef CONFIG_MACH_SUN7I
151ad008299SKarol Gugala 	sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
152022a99d8SHans de Goede #endif
153ad008299SKarol Gugala }
154ad008299SKarol Gugala 
155ad008299SKarol Gugala static void nand_clock_setup(void)
156ad008299SKarol Gugala {
157ad008299SKarol Gugala 	struct sunxi_ccm_reg *const ccm =
158ad008299SKarol Gugala 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
15931c21471SHans de Goede 
160ad008299SKarol Gugala 	setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
16131c21471SHans de Goede #ifdef CONFIG_MACH_SUN9I
16231c21471SHans de Goede 	setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
16331c21471SHans de Goede #else
16431c21471SHans de Goede 	setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
16531c21471SHans de Goede #endif
166ad008299SKarol Gugala 	setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
167ad008299SKarol Gugala }
168f62bfa56SHans de Goede 
169f62bfa56SHans de Goede void board_nand_init(void)
170f62bfa56SHans de Goede {
171f62bfa56SHans de Goede 	nand_pinmux_setup();
172f62bfa56SHans de Goede 	nand_clock_setup();
173f62bfa56SHans de Goede }
174ad008299SKarol Gugala #endif
175ad008299SKarol Gugala 
176e24ea55cSIan Campbell #ifdef CONFIG_GENERIC_MMC
177e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc)
178e24ea55cSIan Campbell {
179e24ea55cSIan Campbell 	unsigned int pin;
1808deacca9SPaul Kocialkowski 	__maybe_unused int pins;
181e24ea55cSIan Campbell 
182e24ea55cSIan Campbell 	switch (sdc) {
183e24ea55cSIan Campbell 	case 0:
1848deacca9SPaul Kocialkowski 		/* SDC0: PF0-PF5 */
185e24ea55cSIan Campbell 		for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
186487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
187e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
188e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
189e24ea55cSIan Campbell 		}
190e24ea55cSIan Campbell 		break;
191e24ea55cSIan Campbell 
192e24ea55cSIan Campbell 	case 1:
1938deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
1948deacca9SPaul Kocialkowski 
1958deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
1968deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_H) {
1978deacca9SPaul Kocialkowski 			/* SDC1: PH22-PH-27 */
1988deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
1998deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
2008deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2018deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2028deacca9SPaul Kocialkowski 			}
2038deacca9SPaul Kocialkowski 		} else {
2048deacca9SPaul Kocialkowski 			/* SDC1: PG0-PG5 */
2058deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
2068deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
2078deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2088deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2098deacca9SPaul Kocialkowski 			}
2108deacca9SPaul Kocialkowski 		}
2118deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
2128deacca9SPaul Kocialkowski 		/* SDC1: PG3-PG8 */
213bbff84b3SHans de Goede 		for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
214487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
215e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
216e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
217e24ea55cSIan Campbell 		}
2188deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
2198deacca9SPaul Kocialkowski 		/* SDC1: PG0-PG5 */
2208deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
2218deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
2228deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2238deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
2248deacca9SPaul Kocialkowski 		}
2258deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
2268deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_D) {
2278deacca9SPaul Kocialkowski 			/* SDC1: PD2-PD7 */
2288deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
2298deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
2308deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2318deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2328deacca9SPaul Kocialkowski 			}
2338deacca9SPaul Kocialkowski 		} else {
2348deacca9SPaul Kocialkowski 			/* SDC1: PG0-PG5 */
2358deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
2368deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
2378deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2388deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2398deacca9SPaul Kocialkowski 			}
2408deacca9SPaul Kocialkowski 		}
2418deacca9SPaul Kocialkowski #endif
242e24ea55cSIan Campbell 		break;
243e24ea55cSIan Campbell 
244e24ea55cSIan Campbell 	case 2:
2458deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
2468deacca9SPaul Kocialkowski 
2478deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
2488deacca9SPaul Kocialkowski 		/* SDC2: PC6-PC11 */
249e24ea55cSIan Campbell 		for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
250487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
251e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
252e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
253e24ea55cSIan Campbell 		}
2548deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
2558deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_E) {
2568deacca9SPaul Kocialkowski 			/* SDC2: PE4-PE9 */
2578deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
2588deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
259e24ea55cSIan Campbell 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
260e24ea55cSIan Campbell 				sunxi_gpio_set_drv(pin, 2);
261e24ea55cSIan Campbell 			}
2628deacca9SPaul Kocialkowski 		} else {
2638deacca9SPaul Kocialkowski 			/* SDC2: PC6-PC15 */
2648deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
2658deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2668deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2678deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2688deacca9SPaul Kocialkowski 			}
2698deacca9SPaul Kocialkowski 		}
2708deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
2718deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_A) {
2728deacca9SPaul Kocialkowski 			/* SDC2: PA9-PA14 */
2738deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
2748deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
2758deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2768deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2778deacca9SPaul Kocialkowski 			}
2788deacca9SPaul Kocialkowski 		} else {
2798deacca9SPaul Kocialkowski 			/* SDC2: PC6-PC15, PC24 */
2808deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
2818deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2828deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2838deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2848deacca9SPaul Kocialkowski 			}
2858deacca9SPaul Kocialkowski 
2868deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
2878deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
2888deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
2898deacca9SPaul Kocialkowski 		}
290*d96ebc46SSiarhei Siamashka #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
2918deacca9SPaul Kocialkowski 		/* SDC2: PC5-PC6, PC8-PC16 */
2928deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
2938deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2948deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2958deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
2968deacca9SPaul Kocialkowski 		}
2978deacca9SPaul Kocialkowski 
2988deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
2998deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
3008deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
3018deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
3028deacca9SPaul Kocialkowski 		}
3038deacca9SPaul Kocialkowski #endif
3048deacca9SPaul Kocialkowski 		break;
3058deacca9SPaul Kocialkowski 
3068deacca9SPaul Kocialkowski 	case 3:
3078deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
3088deacca9SPaul Kocialkowski 
3098deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
3108deacca9SPaul Kocialkowski 		/* SDC3: PI4-PI9 */
3118deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
3128deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
3138deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
3148deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
3158deacca9SPaul Kocialkowski 		}
3168deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
3178deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_A) {
3188deacca9SPaul Kocialkowski 			/* SDC3: PA9-PA14 */
3198deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
3208deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
3218deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
3228deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
3238deacca9SPaul Kocialkowski 			}
3248deacca9SPaul Kocialkowski 		} else {
3258deacca9SPaul Kocialkowski 			/* SDC3: PC6-PC15, PC24 */
3268deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
3278deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
3288deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
3298deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
3308deacca9SPaul Kocialkowski 			}
3318deacca9SPaul Kocialkowski 
3328deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
3338deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
3348deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
3358deacca9SPaul Kocialkowski 		}
3368deacca9SPaul Kocialkowski #endif
337e24ea55cSIan Campbell 		break;
338e24ea55cSIan Campbell 
339e24ea55cSIan Campbell 	default:
340e24ea55cSIan Campbell 		printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
341e24ea55cSIan Campbell 		break;
342e24ea55cSIan Campbell 	}
343e24ea55cSIan Campbell }
344e24ea55cSIan Campbell 
345e24ea55cSIan Campbell int board_mmc_init(bd_t *bis)
346e24ea55cSIan Campbell {
347e79c7c88SHans de Goede 	__maybe_unused struct mmc *mmc0, *mmc1;
348e79c7c88SHans de Goede 	__maybe_unused char buf[512];
349e79c7c88SHans de Goede 
350e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
351e79c7c88SHans de Goede 	mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
352e79c7c88SHans de Goede 	if (!mmc0)
353e79c7c88SHans de Goede 		return -1;
354e79c7c88SHans de Goede 
3552ccfac01SHans de Goede #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
356e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
357e79c7c88SHans de Goede 	mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
358e79c7c88SHans de Goede 	if (!mmc1)
359e79c7c88SHans de Goede 		return -1;
360e79c7c88SHans de Goede #endif
361e79c7c88SHans de Goede 
362bf5b9b10SDaniel Kochmański #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
363e79c7c88SHans de Goede 	/*
364bf5b9b10SDaniel Kochmański 	 * On systems with an emmc (mmc2), figure out if we are booting from
365bf5b9b10SDaniel Kochmański 	 * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
366bf5b9b10SDaniel Kochmański 	 * are searched there first. Note we only do this for u-boot proper,
367bf5b9b10SDaniel Kochmański 	 * not for the SPL, see spl_boot_device().
368e79c7c88SHans de Goede 	 */
369bf5b9b10SDaniel Kochmański 	if (!sunxi_mmc_has_egon_boot_signature(mmc0) &&
370bf5b9b10SDaniel Kochmański 	    sunxi_mmc_has_egon_boot_signature(mmc1)) {
371bf5b9b10SDaniel Kochmański 		/* Booting from emmc / mmc2, swap */
372bcce53d0SSimon Glass 		mmc0->block_dev.devnum = 1;
373bcce53d0SSimon Glass 		mmc1->block_dev.devnum = 0;
374bf5b9b10SDaniel Kochmański 	}
375e24ea55cSIan Campbell #endif
376e24ea55cSIan Campbell 
377e24ea55cSIan Campbell 	return 0;
378e24ea55cSIan Campbell }
379e24ea55cSIan Campbell #endif
380e24ea55cSIan Campbell 
3816620377eSHans de Goede void i2c_init_board(void)
3826620377eSHans de Goede {
3836c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C0_ENABLE
3846c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I)
3856c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
3866c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
3876620377eSHans de Goede 	clock_twi_onoff(0, 1);
3886c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
3896c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
3906c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
3916c739c5dSPaul Kocialkowski 	clock_twi_onoff(0, 1);
3926c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
3936c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
3946c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
3956c739c5dSPaul Kocialkowski 	clock_twi_onoff(0, 1);
3966c739c5dSPaul Kocialkowski #endif
3976c739c5dSPaul Kocialkowski #endif
3986c739c5dSPaul Kocialkowski 
3996c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C1_ENABLE
4006c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
4016c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
4026c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
4036c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
4046c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
4056c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
4066c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
4076c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
4086c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
4096c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
4106c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
4116c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
4126c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
4136c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
4146c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
4156c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
4166c739c5dSPaul Kocialkowski #endif
4176c739c5dSPaul Kocialkowski #endif
4186c739c5dSPaul Kocialkowski 
4196c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C2_ENABLE
4206c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
4216c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
4226c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
4236c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4246c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
4256c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
4266c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
4276c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4286c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
4296c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
4306c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
4316c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4326c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
4336c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
4346c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
4356c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4366c739c5dSPaul Kocialkowski #endif
4376c739c5dSPaul Kocialkowski #endif
4386c739c5dSPaul Kocialkowski 
4396c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C3_ENABLE
4406c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN6I)
4416c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
4426c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
4436c739c5dSPaul Kocialkowski 	clock_twi_onoff(3, 1);
4446c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN7I)
4456c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
4466c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
4476c739c5dSPaul Kocialkowski 	clock_twi_onoff(3, 1);
4486c739c5dSPaul Kocialkowski #endif
4496c739c5dSPaul Kocialkowski #endif
4506c739c5dSPaul Kocialkowski 
4516c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C4_ENABLE
4526c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN7I)
4536c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
4546c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
4556c739c5dSPaul Kocialkowski 	clock_twi_onoff(4, 1);
4566c739c5dSPaul Kocialkowski #endif
4576c739c5dSPaul Kocialkowski #endif
4589d082687SJelle van der Waa 
4599d082687SJelle van der Waa #ifdef CONFIG_R_I2C_ENABLE
4609d082687SJelle van der Waa 	clock_twi_onoff(5, 1);
4619d082687SJelle van der Waa 	sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
4629d082687SJelle van der Waa 	sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
4639d082687SJelle van der Waa #endif
4646620377eSHans de Goede }
4656620377eSHans de Goede 
466cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD
467cba69eeeSIan Campbell void sunxi_board_init(void)
468cba69eeeSIan Campbell {
46914bc66bdSHenrik Nordstrom 	int power_failed = 0;
470cba69eeeSIan Campbell 	unsigned long ramsize;
471cba69eeeSIan Campbell 
4720d8382aeSJelle van der Waa #ifdef CONFIG_SY8106A_POWER
4730d8382aeSJelle van der Waa 	power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
4740d8382aeSJelle van der Waa #endif
4750d8382aeSJelle van der Waa 
47695ab8feeSvishnupatekar #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
47795ab8feeSvishnupatekar 	defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER
4786944aff1SHans de Goede 	power_failed = axp_init();
4796944aff1SHans de Goede 
48095ab8feeSvishnupatekar #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER
4816944aff1SHans de Goede 	power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
48224289208SHans de Goede #endif
4836944aff1SHans de Goede 	power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
4846944aff1SHans de Goede 	power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
48595ab8feeSvishnupatekar #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
4866944aff1SHans de Goede 	power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
48714bc66bdSHenrik Nordstrom #endif
48895ab8feeSvishnupatekar #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER
4896944aff1SHans de Goede 	power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
4905c7f10fdSOliver Schinagl #endif
49114bc66bdSHenrik Nordstrom 
492f3c5045aSChen-Yu Tsai #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER
4936944aff1SHans de Goede 	power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
4946944aff1SHans de Goede #endif
4956944aff1SHans de Goede 	power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
496f3c5045aSChen-Yu Tsai #if !defined(CONFIG_AXP152_POWER)
4976944aff1SHans de Goede 	power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
4986944aff1SHans de Goede #endif
4996944aff1SHans de Goede #ifdef CONFIG_AXP209_POWER
5006944aff1SHans de Goede 	power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
5016944aff1SHans de Goede #endif
5026944aff1SHans de Goede 
503f3c5045aSChen-Yu Tsai #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP818_POWER)
5043517a27dSChen-Yu Tsai 	power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
5053517a27dSChen-Yu Tsai 	power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
5063517a27dSChen-Yu Tsai 	power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
5073517a27dSChen-Yu Tsai 	power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
5086944aff1SHans de Goede 	power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
5096944aff1SHans de Goede 	power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
5106944aff1SHans de Goede 	power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
5116944aff1SHans de Goede #endif
51238491d9cSChen-Yu Tsai 
51338491d9cSChen-Yu Tsai #ifdef CONFIG_AXP818_POWER
51438491d9cSChen-Yu Tsai 	power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
51538491d9cSChen-Yu Tsai 	power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
51638491d9cSChen-Yu Tsai 	power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
51738491d9cSChen-Yu Tsai #endif
5186944aff1SHans de Goede #endif
519cba69eeeSIan Campbell 	printf("DRAM:");
520cba69eeeSIan Campbell 	ramsize = sunxi_dram_init();
521cba69eeeSIan Campbell 	printf(" %lu MiB\n", ramsize >> 20);
522cba69eeeSIan Campbell 	if (!ramsize)
523cba69eeeSIan Campbell 		hang();
52414bc66bdSHenrik Nordstrom 
52514bc66bdSHenrik Nordstrom 	/*
52614bc66bdSHenrik Nordstrom 	 * Only clock up the CPU to full speed if we are reasonably
52714bc66bdSHenrik Nordstrom 	 * assured it's being powered with suitable core voltage
52814bc66bdSHenrik Nordstrom 	 */
52914bc66bdSHenrik Nordstrom 	if (!power_failed)
530e71b422bSIain Paton 		clock_set_pll1(CONFIG_SYS_CLK_FREQ);
53114bc66bdSHenrik Nordstrom 	else
53214bc66bdSHenrik Nordstrom 		printf("Failed to set core voltage! Can't set CPU frequency\n");
533cba69eeeSIan Campbell }
534cba69eeeSIan Campbell #endif
535b41d7d05SJonathan Liu 
536f1df758dSPaul Kocialkowski #ifdef CONFIG_USB_GADGET
537f1df758dSPaul Kocialkowski int g_dnl_board_usb_cable_connected(void)
538f1df758dSPaul Kocialkowski {
5395bfdca0dSPaul Kocialkowski 	return sunxi_usb_phy_vbus_detect(0);
540f1df758dSPaul Kocialkowski }
541f1df758dSPaul Kocialkowski #endif
542f1df758dSPaul Kocialkowski 
5439f852211SPaul Kocialkowski #ifdef CONFIG_SERIAL_TAG
5449f852211SPaul Kocialkowski void get_board_serial(struct tag_serialnr *serialnr)
5459f852211SPaul Kocialkowski {
5469f852211SPaul Kocialkowski 	char *serial_string;
5479f852211SPaul Kocialkowski 	unsigned long long serial;
5489f852211SPaul Kocialkowski 
5499f852211SPaul Kocialkowski 	serial_string = getenv("serial#");
5509f852211SPaul Kocialkowski 
5519f852211SPaul Kocialkowski 	if (serial_string) {
5529f852211SPaul Kocialkowski 		serial = simple_strtoull(serial_string, NULL, 16);
5539f852211SPaul Kocialkowski 
5549f852211SPaul Kocialkowski 		serialnr->high = (unsigned int) (serial >> 32);
5559f852211SPaul Kocialkowski 		serialnr->low = (unsigned int) (serial & 0xffffffff);
5569f852211SPaul Kocialkowski 	} else {
5579f852211SPaul Kocialkowski 		serialnr->high = 0;
5589f852211SPaul Kocialkowski 		serialnr->low = 0;
5599f852211SPaul Kocialkowski 	}
5609f852211SPaul Kocialkowski }
5619f852211SPaul Kocialkowski #endif
5629f852211SPaul Kocialkowski 
563af654d14SBernhard Nortmann #if !defined(CONFIG_SPL_BUILD)
564af654d14SBernhard Nortmann #include <asm/arch/spl.h>
565af654d14SBernhard Nortmann 
566af654d14SBernhard Nortmann /*
567af654d14SBernhard Nortmann  * Check the SPL header for the "sunxi" variant. If found: parse values
568af654d14SBernhard Nortmann  * that might have been passed by the loader ("fel" utility), and update
569af654d14SBernhard Nortmann  * the environment accordingly.
570af654d14SBernhard Nortmann  */
571af654d14SBernhard Nortmann static void parse_spl_header(const uint32_t spl_addr)
572af654d14SBernhard Nortmann {
573*d96ebc46SSiarhei Siamashka 	struct boot_file_head *spl = (void *)(ulong)spl_addr;
574af654d14SBernhard Nortmann 	if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) == 0) {
575af654d14SBernhard Nortmann 		uint8_t spl_header_version = spl->spl_signature[3];
576af654d14SBernhard Nortmann 		if (spl_header_version == SPL_HEADER_VERSION) {
577af654d14SBernhard Nortmann 			if (spl->fel_script_address)
578af654d14SBernhard Nortmann 				setenv_hex("fel_scriptaddr",
579af654d14SBernhard Nortmann 					   spl->fel_script_address);
580af654d14SBernhard Nortmann 			return;
581af654d14SBernhard Nortmann 		}
582af654d14SBernhard Nortmann 		printf("sunxi SPL version mismatch: expected %u, got %u\n",
583af654d14SBernhard Nortmann 		       SPL_HEADER_VERSION, spl_header_version);
584af654d14SBernhard Nortmann 	}
585af654d14SBernhard Nortmann }
586af654d14SBernhard Nortmann #endif
587af654d14SBernhard Nortmann 
588b41d7d05SJonathan Liu #ifdef CONFIG_MISC_INIT_R
589b41d7d05SJonathan Liu int misc_init_r(void)
590b41d7d05SJonathan Liu {
5918c816573SPaul Kocialkowski 	char serial_string[17] = { 0 };
592cac5b1ccSHans de Goede 	unsigned int sid[4];
593b41d7d05SJonathan Liu 	uint8_t mac_addr[6];
5948c816573SPaul Kocialkowski 	int ret;
595b41d7d05SJonathan Liu 
596af654d14SBernhard Nortmann #if !defined(CONFIG_SPL_BUILD)
597af654d14SBernhard Nortmann 	setenv("fel_booted", NULL);
598af654d14SBernhard Nortmann 	setenv("fel_scriptaddr", NULL);
599af654d14SBernhard Nortmann 	/* determine if we are running in FEL mode */
600af654d14SBernhard Nortmann 	if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */
601af654d14SBernhard Nortmann 		setenv("fel_booted", "1");
602af654d14SBernhard Nortmann 		parse_spl_header(SPL_ADDR);
603af654d14SBernhard Nortmann 	}
604af654d14SBernhard Nortmann #endif
605af654d14SBernhard Nortmann 
6068c816573SPaul Kocialkowski 	ret = sunxi_get_sid(sid);
6078c816573SPaul Kocialkowski 	if (ret == 0 && sid[0] != 0 && sid[3] != 0) {
6088c816573SPaul Kocialkowski 		if (!getenv("ethaddr")) {
6098c816573SPaul Kocialkowski 			/* Non OUI / registered MAC address */
6108c816573SPaul Kocialkowski 			mac_addr[0] = 0x02;
611cac5b1ccSHans de Goede 			mac_addr[1] = (sid[0] >>  0) & 0xff;
612cac5b1ccSHans de Goede 			mac_addr[2] = (sid[3] >> 24) & 0xff;
613cac5b1ccSHans de Goede 			mac_addr[3] = (sid[3] >> 16) & 0xff;
614cac5b1ccSHans de Goede 			mac_addr[4] = (sid[3] >>  8) & 0xff;
615cac5b1ccSHans de Goede 			mac_addr[5] = (sid[3] >>  0) & 0xff;
616b41d7d05SJonathan Liu 
617b41d7d05SJonathan Liu 			eth_setenv_enetaddr("ethaddr", mac_addr);
618b41d7d05SJonathan Liu 		}
619b41d7d05SJonathan Liu 
6208c816573SPaul Kocialkowski 		if (!getenv("serial#")) {
6218c816573SPaul Kocialkowski 			snprintf(serial_string, sizeof(serial_string),
6228c816573SPaul Kocialkowski 				"%08x%08x", sid[0], sid[3]);
6238c816573SPaul Kocialkowski 
6248c816573SPaul Kocialkowski 			setenv("serial#", serial_string);
6258c816573SPaul Kocialkowski 		}
6268c816573SPaul Kocialkowski 	}
6278c816573SPaul Kocialkowski 
6281871a8caSHans de Goede #ifndef CONFIG_MACH_SUN9I
629e13afeefSHans de Goede 	ret = sunxi_usb_phy_probe();
630e13afeefSHans de Goede 	if (ret)
631e13afeefSHans de Goede 		return ret;
6321871a8caSHans de Goede #endif
633d42faf31SHans de Goede 	sunxi_musb_board_init();
634d42faf31SHans de Goede 
635b41d7d05SJonathan Liu 	return 0;
636b41d7d05SJonathan Liu }
637b41d7d05SJonathan Liu #endif
6382d7a084bSLuc Verhaegen 
6392d7a084bSLuc Verhaegen int ft_board_setup(void *blob, bd_t *bd)
6402d7a084bSLuc Verhaegen {
641d75111a7SHans de Goede 	int __maybe_unused r;
642d75111a7SHans de Goede 
6432d7a084bSLuc Verhaegen #ifdef CONFIG_VIDEO_DT_SIMPLEFB
644d75111a7SHans de Goede 	r = sunxi_simplefb_setup(blob);
645d75111a7SHans de Goede 	if (r)
646d75111a7SHans de Goede 		return r;
6472d7a084bSLuc Verhaegen #endif
648d75111a7SHans de Goede 	return 0;
6492d7a084bSLuc Verhaegen }
650