1cba69eeeSIan Campbell /* 2cba69eeeSIan Campbell * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net> 3cba69eeeSIan Campbell * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net> 4cba69eeeSIan Campbell * 5cba69eeeSIan Campbell * (C) Copyright 2007-2011 6cba69eeeSIan Campbell * Allwinner Technology Co., Ltd. <www.allwinnertech.com> 7cba69eeeSIan Campbell * Tom Cubie <tangliang@allwinnertech.com> 8cba69eeeSIan Campbell * 9cba69eeeSIan Campbell * Some board init for the Allwinner A10-evb board. 10cba69eeeSIan Campbell * 11cba69eeeSIan Campbell * SPDX-License-Identifier: GPL-2.0+ 12cba69eeeSIan Campbell */ 13cba69eeeSIan Campbell 14cba69eeeSIan Campbell #include <common.h> 15e79c7c88SHans de Goede #include <mmc.h> 166944aff1SHans de Goede #include <axp_pmic.h> 17cba69eeeSIan Campbell #include <asm/arch/clock.h> 18b41d7d05SJonathan Liu #include <asm/arch/cpu.h> 192d7a084bSLuc Verhaegen #include <asm/arch/display.h> 20cba69eeeSIan Campbell #include <asm/arch/dram.h> 21e24ea55cSIan Campbell #include <asm/arch/gpio.h> 22e24ea55cSIan Campbell #include <asm/arch/mmc.h> 234a8c7c1fSHans de Goede #include <asm/arch/spl.h> 242aacc423SHans de Goede #include <asm/arch/usb_phy.h> 25d96ebc46SSiarhei Siamashka #ifndef CONFIG_ARM64 26d96ebc46SSiarhei Siamashka #include <asm/armv7.h> 27d96ebc46SSiarhei Siamashka #endif 284f7e01c9SHans de Goede #include <asm/gpio.h> 29b41d7d05SJonathan Liu #include <asm/io.h> 303f8ea3b0SHans de Goede #include <crc.h> 314a8c7c1fSHans de Goede #include <environment.h> 32f221961eSHans de Goede #include <libfdt.h> 33f62bfa56SHans de Goede #include <nand.h> 34b41d7d05SJonathan Liu #include <net.h> 350d8382aeSJelle van der Waa #include <sy8106a.h> 36cba69eeeSIan Campbell 3755410089SHans de Goede #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD) 3855410089SHans de Goede /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */ 3955410089SHans de Goede int soft_i2c_gpio_sda; 4055410089SHans de Goede int soft_i2c_gpio_scl; 414f7e01c9SHans de Goede 424f7e01c9SHans de Goede static int soft_i2c_board_init(void) 434f7e01c9SHans de Goede { 444f7e01c9SHans de Goede int ret; 454f7e01c9SHans de Goede 464f7e01c9SHans de Goede soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA); 474f7e01c9SHans de Goede if (soft_i2c_gpio_sda < 0) { 484f7e01c9SHans de Goede printf("Error invalid soft i2c sda pin: '%s', err %d\n", 494f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda); 504f7e01c9SHans de Goede return soft_i2c_gpio_sda; 514f7e01c9SHans de Goede } 524f7e01c9SHans de Goede ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda"); 534f7e01c9SHans de Goede if (ret) { 544f7e01c9SHans de Goede printf("Error requesting soft i2c sda pin: '%s', err %d\n", 554f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret); 564f7e01c9SHans de Goede return ret; 574f7e01c9SHans de Goede } 584f7e01c9SHans de Goede 594f7e01c9SHans de Goede soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL); 604f7e01c9SHans de Goede if (soft_i2c_gpio_scl < 0) { 614f7e01c9SHans de Goede printf("Error invalid soft i2c scl pin: '%s', err %d\n", 624f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl); 634f7e01c9SHans de Goede return soft_i2c_gpio_scl; 644f7e01c9SHans de Goede } 654f7e01c9SHans de Goede ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl"); 664f7e01c9SHans de Goede if (ret) { 674f7e01c9SHans de Goede printf("Error requesting soft i2c scl pin: '%s', err %d\n", 684f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret); 694f7e01c9SHans de Goede return ret; 704f7e01c9SHans de Goede } 714f7e01c9SHans de Goede 724f7e01c9SHans de Goede return 0; 734f7e01c9SHans de Goede } 744f7e01c9SHans de Goede #else 754f7e01c9SHans de Goede static int soft_i2c_board_init(void) { return 0; } 7655410089SHans de Goede #endif 7755410089SHans de Goede 78cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR; 79cba69eeeSIan Campbell 80*acbc7e0aSJernej Skrabec void i2c_init_board(void) 81*acbc7e0aSJernej Skrabec { 82*acbc7e0aSJernej Skrabec #ifdef CONFIG_I2C0_ENABLE 83*acbc7e0aSJernej Skrabec #if defined(CONFIG_MACH_SUN4I) || \ 84*acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN5I) || \ 85*acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN7I) || \ 86*acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN8I_R40) 87*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0); 88*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0); 89*acbc7e0aSJernej Skrabec clock_twi_onoff(0, 1); 90*acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN6I) 91*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0); 92*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0); 93*acbc7e0aSJernej Skrabec clock_twi_onoff(0, 1); 94*acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN8I) 95*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0); 96*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0); 97*acbc7e0aSJernej Skrabec clock_twi_onoff(0, 1); 98*acbc7e0aSJernej Skrabec #endif 99*acbc7e0aSJernej Skrabec #endif 100*acbc7e0aSJernej Skrabec 101*acbc7e0aSJernej Skrabec #ifdef CONFIG_I2C1_ENABLE 102*acbc7e0aSJernej Skrabec #if defined(CONFIG_MACH_SUN4I) || \ 103*acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN7I) || \ 104*acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN8I_R40) 105*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1); 106*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1); 107*acbc7e0aSJernej Skrabec clock_twi_onoff(1, 1); 108*acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN5I) 109*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1); 110*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1); 111*acbc7e0aSJernej Skrabec clock_twi_onoff(1, 1); 112*acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN6I) 113*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1); 114*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1); 115*acbc7e0aSJernej Skrabec clock_twi_onoff(1, 1); 116*acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN8I) 117*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1); 118*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1); 119*acbc7e0aSJernej Skrabec clock_twi_onoff(1, 1); 120*acbc7e0aSJernej Skrabec #endif 121*acbc7e0aSJernej Skrabec #endif 122*acbc7e0aSJernej Skrabec 123*acbc7e0aSJernej Skrabec #ifdef CONFIG_I2C2_ENABLE 124*acbc7e0aSJernej Skrabec #if defined(CONFIG_MACH_SUN4I) || \ 125*acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN7I) || \ 126*acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN8I_R40) 127*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2); 128*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2); 129*acbc7e0aSJernej Skrabec clock_twi_onoff(2, 1); 130*acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN5I) 131*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2); 132*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2); 133*acbc7e0aSJernej Skrabec clock_twi_onoff(2, 1); 134*acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN6I) 135*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2); 136*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2); 137*acbc7e0aSJernej Skrabec clock_twi_onoff(2, 1); 138*acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN8I) 139*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2); 140*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2); 141*acbc7e0aSJernej Skrabec clock_twi_onoff(2, 1); 142*acbc7e0aSJernej Skrabec #endif 143*acbc7e0aSJernej Skrabec #endif 144*acbc7e0aSJernej Skrabec 145*acbc7e0aSJernej Skrabec #ifdef CONFIG_I2C3_ENABLE 146*acbc7e0aSJernej Skrabec #if defined(CONFIG_MACH_SUN6I) 147*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3); 148*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3); 149*acbc7e0aSJernej Skrabec clock_twi_onoff(3, 1); 150*acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN7I) || \ 151*acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN8I_R40) 152*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3); 153*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3); 154*acbc7e0aSJernej Skrabec clock_twi_onoff(3, 1); 155*acbc7e0aSJernej Skrabec #endif 156*acbc7e0aSJernej Skrabec #endif 157*acbc7e0aSJernej Skrabec 158*acbc7e0aSJernej Skrabec #ifdef CONFIG_I2C4_ENABLE 159*acbc7e0aSJernej Skrabec #if defined(CONFIG_MACH_SUN7I) || \ 160*acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN8I_R40) 161*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4); 162*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4); 163*acbc7e0aSJernej Skrabec clock_twi_onoff(4, 1); 164*acbc7e0aSJernej Skrabec #endif 165*acbc7e0aSJernej Skrabec #endif 166*acbc7e0aSJernej Skrabec 167*acbc7e0aSJernej Skrabec #ifdef CONFIG_R_I2C_ENABLE 168*acbc7e0aSJernej Skrabec clock_twi_onoff(5, 1); 169*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI); 170*acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI); 171*acbc7e0aSJernej Skrabec #endif 172*acbc7e0aSJernej Skrabec } 173*acbc7e0aSJernej Skrabec 174cba69eeeSIan Campbell /* add board specific code here */ 175cba69eeeSIan Campbell int board_init(void) 176cba69eeeSIan Campbell { 177f5fd7886SMylène Josserand __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin; 178cba69eeeSIan Campbell 179cba69eeeSIan Campbell gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100); 180cba69eeeSIan Campbell 181d96ebc46SSiarhei Siamashka #ifndef CONFIG_ARM64 182cba69eeeSIan Campbell asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1)); 183cba69eeeSIan Campbell debug("id_pfr1: 0x%08x\n", id_pfr1); 184cba69eeeSIan Campbell /* Generic Timer Extension available? */ 185d96ebc46SSiarhei Siamashka if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) { 186d96ebc46SSiarhei Siamashka uint32_t freq; 187d96ebc46SSiarhei Siamashka 188cba69eeeSIan Campbell debug("Setting CNTFRQ\n"); 189d96ebc46SSiarhei Siamashka 190d96ebc46SSiarhei Siamashka /* 191d96ebc46SSiarhei Siamashka * CNTFRQ is a secure register, so we will crash if we try to 192d96ebc46SSiarhei Siamashka * write this from the non-secure world (read is OK, though). 193d96ebc46SSiarhei Siamashka * In case some bootcode has already set the correct value, 194d96ebc46SSiarhei Siamashka * we avoid the risk of writing to it. 195d96ebc46SSiarhei Siamashka */ 196d96ebc46SSiarhei Siamashka asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq)); 197e4916e85SAndre Przywara if (freq != COUNTER_FREQUENCY) { 198d96ebc46SSiarhei Siamashka debug("arch timer frequency is %d Hz, should be %d, fixing ...\n", 199e4916e85SAndre Przywara freq, COUNTER_FREQUENCY); 200d96ebc46SSiarhei Siamashka #ifdef CONFIG_NON_SECURE 201d96ebc46SSiarhei Siamashka printf("arch timer frequency is wrong, but cannot adjust it\n"); 202d96ebc46SSiarhei Siamashka #else 203d96ebc46SSiarhei Siamashka asm volatile("mcr p15, 0, %0, c14, c0, 0" 204e4916e85SAndre Przywara : : "r"(COUNTER_FREQUENCY)); 205d96ebc46SSiarhei Siamashka #endif 206cba69eeeSIan Campbell } 207d96ebc46SSiarhei Siamashka } 208d96ebc46SSiarhei Siamashka #endif /* !CONFIG_ARM64 */ 209cba69eeeSIan Campbell 2102fcf033dSHans de Goede ret = axp_gpio_init(); 2112fcf033dSHans de Goede if (ret) 2122fcf033dSHans de Goede return ret; 2132fcf033dSHans de Goede 2149fbb0c3aSHans de Goede #ifdef CONFIG_SATAPWR 215d7b560e6SMylène Josserand satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR); 216d7b560e6SMylène Josserand gpio_request(satapwr_pin, "satapwr"); 217d7b560e6SMylène Josserand gpio_direction_output(satapwr_pin, 1); 2189fbb0c3aSHans de Goede #endif 219fc8991c6SHans de Goede #ifdef CONFIG_MACPWR 220f5fd7886SMylène Josserand macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR); 221f5fd7886SMylène Josserand gpio_request(macpwr_pin, "macpwr"); 222f5fd7886SMylène Josserand gpio_direction_output(macpwr_pin, 1); 223fc8991c6SHans de Goede #endif 224fc8991c6SHans de Goede 2254f7e01c9SHans de Goede /* Uses dm gpio code so do this here and not in i2c_init_board() */ 2264f7e01c9SHans de Goede return soft_i2c_board_init(); 227cba69eeeSIan Campbell } 228cba69eeeSIan Campbell 229cba69eeeSIan Campbell int dram_init(void) 230cba69eeeSIan Campbell { 231cba69eeeSIan Campbell gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE); 232cba69eeeSIan Campbell 233cba69eeeSIan Campbell return 0; 234cba69eeeSIan Campbell } 235cba69eeeSIan Campbell 2364ccae81cSBoris Brezillon #if defined(CONFIG_NAND_SUNXI) 237ad008299SKarol Gugala static void nand_pinmux_setup(void) 238ad008299SKarol Gugala { 239ad008299SKarol Gugala unsigned int pin; 240022a99d8SHans de Goede 241022a99d8SHans de Goede for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++) 242ad008299SKarol Gugala sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND); 243ad008299SKarol Gugala 244022a99d8SHans de Goede #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I 245022a99d8SHans de Goede for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++) 246ad008299SKarol Gugala sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND); 247022a99d8SHans de Goede #endif 248022a99d8SHans de Goede /* sun4i / sun7i do have a PC23, but it is not used for nand, 249022a99d8SHans de Goede * only sun7i has a PC24 */ 250022a99d8SHans de Goede #ifdef CONFIG_MACH_SUN7I 251ad008299SKarol Gugala sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND); 252022a99d8SHans de Goede #endif 253ad008299SKarol Gugala } 254ad008299SKarol Gugala 255ad008299SKarol Gugala static void nand_clock_setup(void) 256ad008299SKarol Gugala { 257ad008299SKarol Gugala struct sunxi_ccm_reg *const ccm = 258ad008299SKarol Gugala (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; 25931c21471SHans de Goede 260ad008299SKarol Gugala setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0)); 26131c21471SHans de Goede #ifdef CONFIG_MACH_SUN9I 26231c21471SHans de Goede setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA)); 26331c21471SHans de Goede #else 26431c21471SHans de Goede setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA)); 26531c21471SHans de Goede #endif 266ad008299SKarol Gugala setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1); 267ad008299SKarol Gugala } 268f62bfa56SHans de Goede 269f62bfa56SHans de Goede void board_nand_init(void) 270f62bfa56SHans de Goede { 271f62bfa56SHans de Goede nand_pinmux_setup(); 272f62bfa56SHans de Goede nand_clock_setup(); 2734ccae81cSBoris Brezillon #ifndef CONFIG_SPL_BUILD 2744ccae81cSBoris Brezillon sunxi_nand_init(); 2754ccae81cSBoris Brezillon #endif 276f62bfa56SHans de Goede } 277ad008299SKarol Gugala #endif 278ad008299SKarol Gugala 279e24ea55cSIan Campbell #ifdef CONFIG_GENERIC_MMC 280e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc) 281e24ea55cSIan Campbell { 282e24ea55cSIan Campbell unsigned int pin; 2838deacca9SPaul Kocialkowski __maybe_unused int pins; 284e24ea55cSIan Campbell 285e24ea55cSIan Campbell switch (sdc) { 286e24ea55cSIan Campbell case 0: 2878deacca9SPaul Kocialkowski /* SDC0: PF0-PF5 */ 288e24ea55cSIan Campbell for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) { 289487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0); 290e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 291e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 292e24ea55cSIan Campbell } 293e24ea55cSIan Campbell break; 294e24ea55cSIan Campbell 295e24ea55cSIan Campbell case 1: 2968deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS); 2978deacca9SPaul Kocialkowski 2988094a4a2SChen-Yu Tsai #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \ 2998094a4a2SChen-Yu Tsai defined(CONFIG_MACH_SUN8I_R40) 3008deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_H) { 3018deacca9SPaul Kocialkowski /* SDC1: PH22-PH-27 */ 3028deacca9SPaul Kocialkowski for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) { 3038deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1); 3048deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3058deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3068deacca9SPaul Kocialkowski } 3078deacca9SPaul Kocialkowski } else { 3088deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 3098deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 3108deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1); 3118deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3128deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3138deacca9SPaul Kocialkowski } 3148deacca9SPaul Kocialkowski } 3158deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 3168deacca9SPaul Kocialkowski /* SDC1: PG3-PG8 */ 317bbff84b3SHans de Goede for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) { 318487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1); 319e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 320e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 321e24ea55cSIan Campbell } 3228deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 3238deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 3248deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 3258deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1); 3268deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3278deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3288deacca9SPaul Kocialkowski } 3298deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 3308deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_D) { 3318deacca9SPaul Kocialkowski /* SDC1: PD2-PD7 */ 3328deacca9SPaul Kocialkowski for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) { 3338deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1); 3348deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3358deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3368deacca9SPaul Kocialkowski } 3378deacca9SPaul Kocialkowski } else { 3388deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 3398deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 3408deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1); 3418deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3428deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3438deacca9SPaul Kocialkowski } 3448deacca9SPaul Kocialkowski } 3458deacca9SPaul Kocialkowski #endif 346e24ea55cSIan Campbell break; 347e24ea55cSIan Campbell 348e24ea55cSIan Campbell case 2: 3498deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS); 3508deacca9SPaul Kocialkowski 3518deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 3528deacca9SPaul Kocialkowski /* SDC2: PC6-PC11 */ 353e24ea55cSIan Campbell for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) { 354487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 355e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 356e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 357e24ea55cSIan Campbell } 3588deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 3598deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_E) { 3608deacca9SPaul Kocialkowski /* SDC2: PE4-PE9 */ 3618deacca9SPaul Kocialkowski for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) { 3628deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2); 363e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 364e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 365e24ea55cSIan Campbell } 3668deacca9SPaul Kocialkowski } else { 3678deacca9SPaul Kocialkowski /* SDC2: PC6-PC15 */ 3688deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 3698deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 3708deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3718deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3728deacca9SPaul Kocialkowski } 3738deacca9SPaul Kocialkowski } 3748deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 3758deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_A) { 3768deacca9SPaul Kocialkowski /* SDC2: PA9-PA14 */ 3778deacca9SPaul Kocialkowski for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) { 3788deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2); 3798deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3808deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3818deacca9SPaul Kocialkowski } 3828deacca9SPaul Kocialkowski } else { 3838deacca9SPaul Kocialkowski /* SDC2: PC6-PC15, PC24 */ 3848deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 3858deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 3868deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3878deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3888deacca9SPaul Kocialkowski } 3898deacca9SPaul Kocialkowski 3908deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2); 3918deacca9SPaul Kocialkowski sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 3928deacca9SPaul Kocialkowski sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 3938deacca9SPaul Kocialkowski } 3948094a4a2SChen-Yu Tsai #elif defined(CONFIG_MACH_SUN8I_R40) 3958094a4a2SChen-Yu Tsai /* SDC2: PC6-PC15, PC24 */ 3968094a4a2SChen-Yu Tsai for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 3978094a4a2SChen-Yu Tsai sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 3988094a4a2SChen-Yu Tsai sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3998094a4a2SChen-Yu Tsai sunxi_gpio_set_drv(pin, 2); 4008094a4a2SChen-Yu Tsai } 4018094a4a2SChen-Yu Tsai 4028094a4a2SChen-Yu Tsai sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2); 4038094a4a2SChen-Yu Tsai sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 4048094a4a2SChen-Yu Tsai sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 405d96ebc46SSiarhei Siamashka #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I) 4068deacca9SPaul Kocialkowski /* SDC2: PC5-PC6, PC8-PC16 */ 4078deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) { 4088deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 4098deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 4108deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 4118deacca9SPaul Kocialkowski } 4128deacca9SPaul Kocialkowski 4138deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) { 4148deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 4158deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 4168deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 4178deacca9SPaul Kocialkowski } 4183ebb4567SPhilipp Tomsich #elif defined(CONFIG_MACH_SUN9I) 4193ebb4567SPhilipp Tomsich /* SDC2: PC6-PC16 */ 4203ebb4567SPhilipp Tomsich for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) { 4213ebb4567SPhilipp Tomsich sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 4223ebb4567SPhilipp Tomsich sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 4233ebb4567SPhilipp Tomsich sunxi_gpio_set_drv(pin, 2); 4243ebb4567SPhilipp Tomsich } 4258deacca9SPaul Kocialkowski #endif 4268deacca9SPaul Kocialkowski break; 4278deacca9SPaul Kocialkowski 4288deacca9SPaul Kocialkowski case 3: 4298deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS); 4308deacca9SPaul Kocialkowski 4318094a4a2SChen-Yu Tsai #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \ 4328094a4a2SChen-Yu Tsai defined(CONFIG_MACH_SUN8I_R40) 4338deacca9SPaul Kocialkowski /* SDC3: PI4-PI9 */ 4348deacca9SPaul Kocialkowski for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) { 4358deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3); 4368deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 4378deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 4388deacca9SPaul Kocialkowski } 4398deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 4408deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_A) { 4418deacca9SPaul Kocialkowski /* SDC3: PA9-PA14 */ 4428deacca9SPaul Kocialkowski for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) { 4438deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3); 4448deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 4458deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 4468deacca9SPaul Kocialkowski } 4478deacca9SPaul Kocialkowski } else { 4488deacca9SPaul Kocialkowski /* SDC3: PC6-PC15, PC24 */ 4498deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 4508deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3); 4518deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 4528deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 4538deacca9SPaul Kocialkowski } 4548deacca9SPaul Kocialkowski 4558deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3); 4568deacca9SPaul Kocialkowski sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 4578deacca9SPaul Kocialkowski sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 4588deacca9SPaul Kocialkowski } 4598deacca9SPaul Kocialkowski #endif 460e24ea55cSIan Campbell break; 461e24ea55cSIan Campbell 462e24ea55cSIan Campbell default: 463e24ea55cSIan Campbell printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc); 464e24ea55cSIan Campbell break; 465e24ea55cSIan Campbell } 466e24ea55cSIan Campbell } 467e24ea55cSIan Campbell 468e24ea55cSIan Campbell int board_mmc_init(bd_t *bis) 469e24ea55cSIan Campbell { 470e79c7c88SHans de Goede __maybe_unused struct mmc *mmc0, *mmc1; 471e79c7c88SHans de Goede __maybe_unused char buf[512]; 472e79c7c88SHans de Goede 473e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT); 474e79c7c88SHans de Goede mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT); 475e79c7c88SHans de Goede if (!mmc0) 476e79c7c88SHans de Goede return -1; 477e79c7c88SHans de Goede 4782ccfac01SHans de Goede #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1 479e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA); 480e79c7c88SHans de Goede mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA); 481e79c7c88SHans de Goede if (!mmc1) 482e79c7c88SHans de Goede return -1; 483e79c7c88SHans de Goede #endif 484e79c7c88SHans de Goede 485bf5b9b10SDaniel Kochmański #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2 486e79c7c88SHans de Goede /* 487bf5b9b10SDaniel Kochmański * On systems with an emmc (mmc2), figure out if we are booting from 488bf5b9b10SDaniel Kochmański * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc. 489bf5b9b10SDaniel Kochmański * are searched there first. Note we only do this for u-boot proper, 490bf5b9b10SDaniel Kochmański * not for the SPL, see spl_boot_device(). 491e79c7c88SHans de Goede */ 492ef36d9aeSHans de Goede if (readb(SPL_ADDR + 0x28) == SUNXI_BOOTED_FROM_MMC2) { 493bf5b9b10SDaniel Kochmański /* Booting from emmc / mmc2, swap */ 494bcce53d0SSimon Glass mmc0->block_dev.devnum = 1; 495bcce53d0SSimon Glass mmc1->block_dev.devnum = 0; 496bf5b9b10SDaniel Kochmański } 497e24ea55cSIan Campbell #endif 498e24ea55cSIan Campbell 499e24ea55cSIan Campbell return 0; 500e24ea55cSIan Campbell } 501e24ea55cSIan Campbell #endif 502e24ea55cSIan Campbell 503cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD 504cba69eeeSIan Campbell void sunxi_board_init(void) 505cba69eeeSIan Campbell { 50614bc66bdSHenrik Nordstrom int power_failed = 0; 507cba69eeeSIan Campbell unsigned long ramsize; 508cba69eeeSIan Campbell 5090d8382aeSJelle van der Waa #ifdef CONFIG_SY8106A_POWER 5100d8382aeSJelle van der Waa power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT); 5110d8382aeSJelle van der Waa #endif 5120d8382aeSJelle van der Waa 51395ab8feeSvishnupatekar #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \ 514795857dfSChen-Yu Tsai defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \ 515795857dfSChen-Yu Tsai defined CONFIG_AXP818_POWER 5166944aff1SHans de Goede power_failed = axp_init(); 5176944aff1SHans de Goede 518795857dfSChen-Yu Tsai #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \ 519795857dfSChen-Yu Tsai defined CONFIG_AXP818_POWER 5206944aff1SHans de Goede power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT); 52124289208SHans de Goede #endif 5226944aff1SHans de Goede power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT); 5236944aff1SHans de Goede power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT); 52495ab8feeSvishnupatekar #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER) 5256944aff1SHans de Goede power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT); 52614bc66bdSHenrik Nordstrom #endif 527795857dfSChen-Yu Tsai #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \ 528795857dfSChen-Yu Tsai defined CONFIG_AXP818_POWER 5296944aff1SHans de Goede power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT); 5305c7f10fdSOliver Schinagl #endif 53114bc66bdSHenrik Nordstrom 532795857dfSChen-Yu Tsai #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \ 533795857dfSChen-Yu Tsai defined CONFIG_AXP818_POWER 5346944aff1SHans de Goede power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT); 5356944aff1SHans de Goede #endif 5366944aff1SHans de Goede power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT); 537f3c5045aSChen-Yu Tsai #if !defined(CONFIG_AXP152_POWER) 5386944aff1SHans de Goede power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT); 5396944aff1SHans de Goede #endif 5406944aff1SHans de Goede #ifdef CONFIG_AXP209_POWER 5416944aff1SHans de Goede power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT); 5426944aff1SHans de Goede #endif 5436944aff1SHans de Goede 544795857dfSChen-Yu Tsai #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \ 545795857dfSChen-Yu Tsai defined(CONFIG_AXP818_POWER) 5463517a27dSChen-Yu Tsai power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT); 5473517a27dSChen-Yu Tsai power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT); 548795857dfSChen-Yu Tsai #if !defined CONFIG_AXP809_POWER 5493517a27dSChen-Yu Tsai power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT); 5503517a27dSChen-Yu Tsai power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT); 551795857dfSChen-Yu Tsai #endif 5526944aff1SHans de Goede power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT); 5536944aff1SHans de Goede power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT); 5546944aff1SHans de Goede power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT); 5556944aff1SHans de Goede #endif 55638491d9cSChen-Yu Tsai 55738491d9cSChen-Yu Tsai #ifdef CONFIG_AXP818_POWER 55838491d9cSChen-Yu Tsai power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT); 55938491d9cSChen-Yu Tsai power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT); 56038491d9cSChen-Yu Tsai power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT); 561795857dfSChen-Yu Tsai #endif 562795857dfSChen-Yu Tsai 563795857dfSChen-Yu Tsai #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER 56415278ccbSChen-Yu Tsai power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON)); 56538491d9cSChen-Yu Tsai #endif 5666944aff1SHans de Goede #endif 567cba69eeeSIan Campbell printf("DRAM:"); 568cba69eeeSIan Campbell ramsize = sunxi_dram_init(); 569cd8b35d2SHans de Goede printf(" %d MiB\n", (int)(ramsize >> 20)); 570cba69eeeSIan Campbell if (!ramsize) 571cba69eeeSIan Campbell hang(); 57214bc66bdSHenrik Nordstrom 57314bc66bdSHenrik Nordstrom /* 57414bc66bdSHenrik Nordstrom * Only clock up the CPU to full speed if we are reasonably 57514bc66bdSHenrik Nordstrom * assured it's being powered with suitable core voltage 57614bc66bdSHenrik Nordstrom */ 57714bc66bdSHenrik Nordstrom if (!power_failed) 578e71b422bSIain Paton clock_set_pll1(CONFIG_SYS_CLK_FREQ); 57914bc66bdSHenrik Nordstrom else 58014bc66bdSHenrik Nordstrom printf("Failed to set core voltage! Can't set CPU frequency\n"); 581cba69eeeSIan Campbell } 582cba69eeeSIan Campbell #endif 583b41d7d05SJonathan Liu 584f1df758dSPaul Kocialkowski #ifdef CONFIG_USB_GADGET 585f1df758dSPaul Kocialkowski int g_dnl_board_usb_cable_connected(void) 586f1df758dSPaul Kocialkowski { 5875bfdca0dSPaul Kocialkowski return sunxi_usb_phy_vbus_detect(0); 588f1df758dSPaul Kocialkowski } 589f1df758dSPaul Kocialkowski #endif 590f1df758dSPaul Kocialkowski 5919f852211SPaul Kocialkowski #ifdef CONFIG_SERIAL_TAG 5929f852211SPaul Kocialkowski void get_board_serial(struct tag_serialnr *serialnr) 5939f852211SPaul Kocialkowski { 5949f852211SPaul Kocialkowski char *serial_string; 5959f852211SPaul Kocialkowski unsigned long long serial; 5969f852211SPaul Kocialkowski 5979f852211SPaul Kocialkowski serial_string = getenv("serial#"); 5989f852211SPaul Kocialkowski 5999f852211SPaul Kocialkowski if (serial_string) { 6009f852211SPaul Kocialkowski serial = simple_strtoull(serial_string, NULL, 16); 6019f852211SPaul Kocialkowski 6029f852211SPaul Kocialkowski serialnr->high = (unsigned int) (serial >> 32); 6039f852211SPaul Kocialkowski serialnr->low = (unsigned int) (serial & 0xffffffff); 6049f852211SPaul Kocialkowski } else { 6059f852211SPaul Kocialkowski serialnr->high = 0; 6069f852211SPaul Kocialkowski serialnr->low = 0; 6079f852211SPaul Kocialkowski } 6089f852211SPaul Kocialkowski } 6099f852211SPaul Kocialkowski #endif 6109f852211SPaul Kocialkowski 611af654d14SBernhard Nortmann /* 612af654d14SBernhard Nortmann * Check the SPL header for the "sunxi" variant. If found: parse values 613af654d14SBernhard Nortmann * that might have been passed by the loader ("fel" utility), and update 614af654d14SBernhard Nortmann * the environment accordingly. 615af654d14SBernhard Nortmann */ 616af654d14SBernhard Nortmann static void parse_spl_header(const uint32_t spl_addr) 617af654d14SBernhard Nortmann { 618d96ebc46SSiarhei Siamashka struct boot_file_head *spl = (void *)(ulong)spl_addr; 619320e0570SBernhard Nortmann if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0) 620320e0570SBernhard Nortmann return; /* signature mismatch, no usable header */ 621320e0570SBernhard Nortmann 622af654d14SBernhard Nortmann uint8_t spl_header_version = spl->spl_signature[3]; 623320e0570SBernhard Nortmann if (spl_header_version != SPL_HEADER_VERSION) { 624af654d14SBernhard Nortmann printf("sunxi SPL version mismatch: expected %u, got %u\n", 625af654d14SBernhard Nortmann SPL_HEADER_VERSION, spl_header_version); 626320e0570SBernhard Nortmann return; 627af654d14SBernhard Nortmann } 628320e0570SBernhard Nortmann if (!spl->fel_script_address) 629320e0570SBernhard Nortmann return; 630320e0570SBernhard Nortmann 631320e0570SBernhard Nortmann if (spl->fel_uEnv_length != 0) { 632320e0570SBernhard Nortmann /* 633320e0570SBernhard Nortmann * data is expected in uEnv.txt compatible format, so "env 634320e0570SBernhard Nortmann * import -t" the string(s) at fel_script_address right away. 635320e0570SBernhard Nortmann */ 6365a74a391SAndre Przywara himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address, 637320e0570SBernhard Nortmann spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL); 638320e0570SBernhard Nortmann return; 639320e0570SBernhard Nortmann } 640320e0570SBernhard Nortmann /* otherwise assume .scr format (mkimage-type script) */ 641320e0570SBernhard Nortmann setenv_hex("fel_scriptaddr", spl->fel_script_address); 642af654d14SBernhard Nortmann } 643af654d14SBernhard Nortmann 644f221961eSHans de Goede /* 645f221961eSHans de Goede * Note this function gets called multiple times. 646f221961eSHans de Goede * It must not make any changes to env variables which already exist. 647f221961eSHans de Goede */ 648f221961eSHans de Goede static void setup_environment(const void *fdt) 649b41d7d05SJonathan Liu { 6508c816573SPaul Kocialkowski char serial_string[17] = { 0 }; 651cac5b1ccSHans de Goede unsigned int sid[4]; 652b41d7d05SJonathan Liu uint8_t mac_addr[6]; 653f221961eSHans de Goede char ethaddr[16]; 654f221961eSHans de Goede int i, ret; 655f221961eSHans de Goede 656f221961eSHans de Goede ret = sunxi_get_sid(sid); 6573f8ea3b0SHans de Goede if (ret == 0 && sid[0] != 0) { 6583f8ea3b0SHans de Goede /* 6593f8ea3b0SHans de Goede * The single words 1 - 3 of the SID have quite a few bits 6603f8ea3b0SHans de Goede * which are the same on many models, so we take a crc32 6613f8ea3b0SHans de Goede * of all 3 words, to get a more unique value. 6623f8ea3b0SHans de Goede * 6633f8ea3b0SHans de Goede * Note we only do this on newer SoCs as we cannot change 6643f8ea3b0SHans de Goede * the algorithm on older SoCs since those have been using 6653f8ea3b0SHans de Goede * fixed mac-addresses based on only using word 3 for a 6663f8ea3b0SHans de Goede * long time and changing a fixed mac-address with an 6673f8ea3b0SHans de Goede * u-boot update is not good. 6683f8ea3b0SHans de Goede */ 6693f8ea3b0SHans de Goede #if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \ 6703f8ea3b0SHans de Goede !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \ 6713f8ea3b0SHans de Goede !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33) 6723f8ea3b0SHans de Goede sid[3] = crc32(0, (unsigned char *)&sid[1], 12); 6733f8ea3b0SHans de Goede #endif 6743f8ea3b0SHans de Goede 67597322c3eSHans de Goede /* Ensure the NIC specific bytes of the mac are not all 0 */ 67697322c3eSHans de Goede if ((sid[3] & 0xffffff) == 0) 67797322c3eSHans de Goede sid[3] |= 0x800000; 67897322c3eSHans de Goede 679f221961eSHans de Goede for (i = 0; i < 4; i++) { 680f221961eSHans de Goede sprintf(ethaddr, "ethernet%d", i); 681f221961eSHans de Goede if (!fdt_get_alias(fdt, ethaddr)) 682f221961eSHans de Goede continue; 683f221961eSHans de Goede 684f221961eSHans de Goede if (i == 0) 685f221961eSHans de Goede strcpy(ethaddr, "ethaddr"); 686f221961eSHans de Goede else 687f221961eSHans de Goede sprintf(ethaddr, "eth%daddr", i); 688f221961eSHans de Goede 689f221961eSHans de Goede if (getenv(ethaddr)) 690f221961eSHans de Goede continue; 691f221961eSHans de Goede 692f221961eSHans de Goede /* Non OUI / registered MAC address */ 693f221961eSHans de Goede mac_addr[0] = (i << 4) | 0x02; 694f221961eSHans de Goede mac_addr[1] = (sid[0] >> 0) & 0xff; 695f221961eSHans de Goede mac_addr[2] = (sid[3] >> 24) & 0xff; 696f221961eSHans de Goede mac_addr[3] = (sid[3] >> 16) & 0xff; 697f221961eSHans de Goede mac_addr[4] = (sid[3] >> 8) & 0xff; 698f221961eSHans de Goede mac_addr[5] = (sid[3] >> 0) & 0xff; 699f221961eSHans de Goede 700f221961eSHans de Goede eth_setenv_enetaddr(ethaddr, mac_addr); 701f221961eSHans de Goede } 702f221961eSHans de Goede 703f221961eSHans de Goede if (!getenv("serial#")) { 704f221961eSHans de Goede snprintf(serial_string, sizeof(serial_string), 705f221961eSHans de Goede "%08x%08x", sid[0], sid[3]); 706f221961eSHans de Goede 707f221961eSHans de Goede setenv("serial#", serial_string); 708f221961eSHans de Goede } 709f221961eSHans de Goede } 710f221961eSHans de Goede } 711f221961eSHans de Goede 712f221961eSHans de Goede int misc_init_r(void) 713f221961eSHans de Goede { 714f221961eSHans de Goede __maybe_unused int ret; 715b41d7d05SJonathan Liu 716af654d14SBernhard Nortmann setenv("fel_booted", NULL); 717af654d14SBernhard Nortmann setenv("fel_scriptaddr", NULL); 718af654d14SBernhard Nortmann /* determine if we are running in FEL mode */ 719af654d14SBernhard Nortmann if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */ 720af654d14SBernhard Nortmann setenv("fel_booted", "1"); 721af654d14SBernhard Nortmann parse_spl_header(SPL_ADDR); 722af654d14SBernhard Nortmann } 723af654d14SBernhard Nortmann 724f221961eSHans de Goede setup_environment(gd->fdt_blob); 7258c816573SPaul Kocialkowski 7261871a8caSHans de Goede #ifndef CONFIG_MACH_SUN9I 727e13afeefSHans de Goede ret = sunxi_usb_phy_probe(); 728e13afeefSHans de Goede if (ret) 729e13afeefSHans de Goede return ret; 7301871a8caSHans de Goede #endif 731d42faf31SHans de Goede sunxi_musb_board_init(); 732d42faf31SHans de Goede 733b41d7d05SJonathan Liu return 0; 734b41d7d05SJonathan Liu } 7352d7a084bSLuc Verhaegen 7362d7a084bSLuc Verhaegen int ft_board_setup(void *blob, bd_t *bd) 7372d7a084bSLuc Verhaegen { 738d75111a7SHans de Goede int __maybe_unused r; 739d75111a7SHans de Goede 740f221961eSHans de Goede /* 741f221961eSHans de Goede * Call setup_environment again in case the boot fdt has 742f221961eSHans de Goede * ethernet aliases the u-boot copy does not have. 743f221961eSHans de Goede */ 744f221961eSHans de Goede setup_environment(blob); 745f221961eSHans de Goede 7462d7a084bSLuc Verhaegen #ifdef CONFIG_VIDEO_DT_SIMPLEFB 747d75111a7SHans de Goede r = sunxi_simplefb_setup(blob); 748d75111a7SHans de Goede if (r) 749d75111a7SHans de Goede return r; 7502d7a084bSLuc Verhaegen #endif 751d75111a7SHans de Goede return 0; 7522d7a084bSLuc Verhaegen } 753