xref: /rk3399_rockchip-uboot/board/sunxi/board.c (revision 9fbb0c3aa49f4604b0342cb527a6bd099f92eaeb)
1cba69eeeSIan Campbell /*
2cba69eeeSIan Campbell  * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
3cba69eeeSIan Campbell  * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
4cba69eeeSIan Campbell  *
5cba69eeeSIan Campbell  * (C) Copyright 2007-2011
6cba69eeeSIan Campbell  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7cba69eeeSIan Campbell  * Tom Cubie <tangliang@allwinnertech.com>
8cba69eeeSIan Campbell  *
9cba69eeeSIan Campbell  * Some board init for the Allwinner A10-evb board.
10cba69eeeSIan Campbell  *
11cba69eeeSIan Campbell  * SPDX-License-Identifier:	GPL-2.0+
12cba69eeeSIan Campbell  */
13cba69eeeSIan Campbell 
14cba69eeeSIan Campbell #include <common.h>
15e79c7c88SHans de Goede #include <mmc.h>
166944aff1SHans de Goede #include <axp_pmic.h>
17cba69eeeSIan Campbell #include <asm/arch/clock.h>
18b41d7d05SJonathan Liu #include <asm/arch/cpu.h>
192d7a084bSLuc Verhaegen #include <asm/arch/display.h>
20cba69eeeSIan Campbell #include <asm/arch/dram.h>
21e24ea55cSIan Campbell #include <asm/arch/gpio.h>
22e24ea55cSIan Campbell #include <asm/arch/mmc.h>
232aacc423SHans de Goede #include <asm/arch/usb_phy.h>
244f7e01c9SHans de Goede #include <asm/gpio.h>
25b41d7d05SJonathan Liu #include <asm/io.h>
26f62bfa56SHans de Goede #include <nand.h>
27b41d7d05SJonathan Liu #include <net.h>
280d8382aeSJelle van der Waa #include <sy8106a.h>
29cba69eeeSIan Campbell 
3055410089SHans de Goede #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
3155410089SHans de Goede /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
3255410089SHans de Goede int soft_i2c_gpio_sda;
3355410089SHans de Goede int soft_i2c_gpio_scl;
344f7e01c9SHans de Goede 
354f7e01c9SHans de Goede static int soft_i2c_board_init(void)
364f7e01c9SHans de Goede {
374f7e01c9SHans de Goede 	int ret;
384f7e01c9SHans de Goede 
394f7e01c9SHans de Goede 	soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
404f7e01c9SHans de Goede 	if (soft_i2c_gpio_sda < 0) {
414f7e01c9SHans de Goede 		printf("Error invalid soft i2c sda pin: '%s', err %d\n",
424f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
434f7e01c9SHans de Goede 		return soft_i2c_gpio_sda;
444f7e01c9SHans de Goede 	}
454f7e01c9SHans de Goede 	ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
464f7e01c9SHans de Goede 	if (ret) {
474f7e01c9SHans de Goede 		printf("Error requesting soft i2c sda pin: '%s', err %d\n",
484f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
494f7e01c9SHans de Goede 		return ret;
504f7e01c9SHans de Goede 	}
514f7e01c9SHans de Goede 
524f7e01c9SHans de Goede 	soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
534f7e01c9SHans de Goede 	if (soft_i2c_gpio_scl < 0) {
544f7e01c9SHans de Goede 		printf("Error invalid soft i2c scl pin: '%s', err %d\n",
554f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
564f7e01c9SHans de Goede 		return soft_i2c_gpio_scl;
574f7e01c9SHans de Goede 	}
584f7e01c9SHans de Goede 	ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
594f7e01c9SHans de Goede 	if (ret) {
604f7e01c9SHans de Goede 		printf("Error requesting soft i2c scl pin: '%s', err %d\n",
614f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
624f7e01c9SHans de Goede 		return ret;
634f7e01c9SHans de Goede 	}
644f7e01c9SHans de Goede 
654f7e01c9SHans de Goede 	return 0;
664f7e01c9SHans de Goede }
674f7e01c9SHans de Goede #else
684f7e01c9SHans de Goede static int soft_i2c_board_init(void) { return 0; }
6955410089SHans de Goede #endif
7055410089SHans de Goede 
71cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR;
72cba69eeeSIan Campbell 
73cba69eeeSIan Campbell /* add board specific code here */
74cba69eeeSIan Campbell int board_init(void)
75cba69eeeSIan Campbell {
762fcf033dSHans de Goede 	int id_pfr1, ret;
77cba69eeeSIan Campbell 
78cba69eeeSIan Campbell 	gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
79cba69eeeSIan Campbell 
80cba69eeeSIan Campbell 	asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
81cba69eeeSIan Campbell 	debug("id_pfr1: 0x%08x\n", id_pfr1);
82cba69eeeSIan Campbell 	/* Generic Timer Extension available? */
83cba69eeeSIan Campbell 	if ((id_pfr1 >> 16) & 0xf) {
84cba69eeeSIan Campbell 		debug("Setting CNTFRQ\n");
85cba69eeeSIan Campbell 		/* CNTFRQ == 24 MHz */
86cba69eeeSIan Campbell 		asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000));
87cba69eeeSIan Campbell 	}
88cba69eeeSIan Campbell 
892fcf033dSHans de Goede 	ret = axp_gpio_init();
902fcf033dSHans de Goede 	if (ret)
912fcf033dSHans de Goede 		return ret;
922fcf033dSHans de Goede 
93*9fbb0c3aSHans de Goede #ifdef CONFIG_SATAPWR
94*9fbb0c3aSHans de Goede 	gpio_request(CONFIG_SATAPWR, "satapwr");
95*9fbb0c3aSHans de Goede 	gpio_direction_output(CONFIG_SATAPWR, 1);
96*9fbb0c3aSHans de Goede #endif
97fc8991c6SHans de Goede #ifdef CONFIG_MACPWR
98fc8991c6SHans de Goede 	gpio_request(CONFIG_MACPWR, "macpwr");
99fc8991c6SHans de Goede 	gpio_direction_output(CONFIG_MACPWR, 1);
100fc8991c6SHans de Goede #endif
101fc8991c6SHans de Goede 
1024f7e01c9SHans de Goede 	/* Uses dm gpio code so do this here and not in i2c_init_board() */
1034f7e01c9SHans de Goede 	return soft_i2c_board_init();
104cba69eeeSIan Campbell }
105cba69eeeSIan Campbell 
106cba69eeeSIan Campbell int dram_init(void)
107cba69eeeSIan Campbell {
108cba69eeeSIan Campbell 	gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
109cba69eeeSIan Campbell 
110cba69eeeSIan Campbell 	return 0;
111cba69eeeSIan Campbell }
112cba69eeeSIan Campbell 
113e5268616SHans de Goede #if defined(CONFIG_NAND_SUNXI) && defined(CONFIG_SPL_BUILD)
114ad008299SKarol Gugala static void nand_pinmux_setup(void)
115ad008299SKarol Gugala {
116ad008299SKarol Gugala 	unsigned int pin;
117022a99d8SHans de Goede 
118022a99d8SHans de Goede 	for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
119ad008299SKarol Gugala 		sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
120ad008299SKarol Gugala 
121022a99d8SHans de Goede #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
122022a99d8SHans de Goede 	for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
123ad008299SKarol Gugala 		sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
124022a99d8SHans de Goede #endif
125022a99d8SHans de Goede 	/* sun4i / sun7i do have a PC23, but it is not used for nand,
126022a99d8SHans de Goede 	 * only sun7i has a PC24 */
127022a99d8SHans de Goede #ifdef CONFIG_MACH_SUN7I
128ad008299SKarol Gugala 	sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
129022a99d8SHans de Goede #endif
130ad008299SKarol Gugala }
131ad008299SKarol Gugala 
132ad008299SKarol Gugala static void nand_clock_setup(void)
133ad008299SKarol Gugala {
134ad008299SKarol Gugala 	struct sunxi_ccm_reg *const ccm =
135ad008299SKarol Gugala 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
13631c21471SHans de Goede 
137ad008299SKarol Gugala 	setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
13831c21471SHans de Goede #ifdef CONFIG_MACH_SUN9I
13931c21471SHans de Goede 	setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
14031c21471SHans de Goede #else
14131c21471SHans de Goede 	setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
14231c21471SHans de Goede #endif
143ad008299SKarol Gugala 	setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
144ad008299SKarol Gugala }
145f62bfa56SHans de Goede 
146f62bfa56SHans de Goede void board_nand_init(void)
147f62bfa56SHans de Goede {
148f62bfa56SHans de Goede 	nand_pinmux_setup();
149f62bfa56SHans de Goede 	nand_clock_setup();
150f62bfa56SHans de Goede }
151ad008299SKarol Gugala #endif
152ad008299SKarol Gugala 
153e24ea55cSIan Campbell #ifdef CONFIG_GENERIC_MMC
154e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc)
155e24ea55cSIan Campbell {
156e24ea55cSIan Campbell 	unsigned int pin;
1578deacca9SPaul Kocialkowski 	__maybe_unused int pins;
158e24ea55cSIan Campbell 
159e24ea55cSIan Campbell 	switch (sdc) {
160e24ea55cSIan Campbell 	case 0:
1618deacca9SPaul Kocialkowski 		/* SDC0: PF0-PF5 */
162e24ea55cSIan Campbell 		for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
163487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
164e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
165e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
166e24ea55cSIan Campbell 		}
167e24ea55cSIan Campbell 		break;
168e24ea55cSIan Campbell 
169e24ea55cSIan Campbell 	case 1:
1708deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
1718deacca9SPaul Kocialkowski 
1728deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
1738deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_H) {
1748deacca9SPaul Kocialkowski 			/* SDC1: PH22-PH-27 */
1758deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
1768deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
1778deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
1788deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
1798deacca9SPaul Kocialkowski 			}
1808deacca9SPaul Kocialkowski 		} else {
1818deacca9SPaul Kocialkowski 			/* SDC1: PG0-PG5 */
1828deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
1838deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
1848deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
1858deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
1868deacca9SPaul Kocialkowski 			}
1878deacca9SPaul Kocialkowski 		}
1888deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
1898deacca9SPaul Kocialkowski 		/* SDC1: PG3-PG8 */
190bbff84b3SHans de Goede 		for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
191487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
192e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
193e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
194e24ea55cSIan Campbell 		}
1958deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
1968deacca9SPaul Kocialkowski 		/* SDC1: PG0-PG5 */
1978deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
1988deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
1998deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2008deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
2018deacca9SPaul Kocialkowski 		}
2028deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
2038deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_D) {
2048deacca9SPaul Kocialkowski 			/* SDC1: PD2-PD7 */
2058deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
2068deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
2078deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2088deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2098deacca9SPaul Kocialkowski 			}
2108deacca9SPaul Kocialkowski 		} else {
2118deacca9SPaul Kocialkowski 			/* SDC1: PG0-PG5 */
2128deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
2138deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
2148deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2158deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2168deacca9SPaul Kocialkowski 			}
2178deacca9SPaul Kocialkowski 		}
2188deacca9SPaul Kocialkowski #endif
219e24ea55cSIan Campbell 		break;
220e24ea55cSIan Campbell 
221e24ea55cSIan Campbell 	case 2:
2228deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
2238deacca9SPaul Kocialkowski 
2248deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
2258deacca9SPaul Kocialkowski 		/* SDC2: PC6-PC11 */
226e24ea55cSIan Campbell 		for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
227487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
228e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
229e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
230e24ea55cSIan Campbell 		}
2318deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
2328deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_E) {
2338deacca9SPaul Kocialkowski 			/* SDC2: PE4-PE9 */
2348deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
2358deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
236e24ea55cSIan Campbell 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
237e24ea55cSIan Campbell 				sunxi_gpio_set_drv(pin, 2);
238e24ea55cSIan Campbell 			}
2398deacca9SPaul Kocialkowski 		} else {
2408deacca9SPaul Kocialkowski 			/* SDC2: PC6-PC15 */
2418deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
2428deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2438deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2448deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2458deacca9SPaul Kocialkowski 			}
2468deacca9SPaul Kocialkowski 		}
2478deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
2488deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_A) {
2498deacca9SPaul Kocialkowski 			/* SDC2: PA9-PA14 */
2508deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
2518deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
2528deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2538deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2548deacca9SPaul Kocialkowski 			}
2558deacca9SPaul Kocialkowski 		} else {
2568deacca9SPaul Kocialkowski 			/* SDC2: PC6-PC15, PC24 */
2578deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
2588deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2598deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2608deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2618deacca9SPaul Kocialkowski 			}
2628deacca9SPaul Kocialkowski 
2638deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
2648deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
2658deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
2668deacca9SPaul Kocialkowski 		}
2678deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
2688deacca9SPaul Kocialkowski 		/* SDC2: PC5-PC6, PC8-PC16 */
2698deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
2708deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2718deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2728deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
2738deacca9SPaul Kocialkowski 		}
2748deacca9SPaul Kocialkowski 
2758deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
2768deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2778deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2788deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
2798deacca9SPaul Kocialkowski 		}
2808deacca9SPaul Kocialkowski #endif
2818deacca9SPaul Kocialkowski 		break;
2828deacca9SPaul Kocialkowski 
2838deacca9SPaul Kocialkowski 	case 3:
2848deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
2858deacca9SPaul Kocialkowski 
2868deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
2878deacca9SPaul Kocialkowski 		/* SDC3: PI4-PI9 */
2888deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
2898deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
2908deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2918deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
2928deacca9SPaul Kocialkowski 		}
2938deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
2948deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_A) {
2958deacca9SPaul Kocialkowski 			/* SDC3: PA9-PA14 */
2968deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
2978deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
2988deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2998deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
3008deacca9SPaul Kocialkowski 			}
3018deacca9SPaul Kocialkowski 		} else {
3028deacca9SPaul Kocialkowski 			/* SDC3: PC6-PC15, PC24 */
3038deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
3048deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
3058deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
3068deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
3078deacca9SPaul Kocialkowski 			}
3088deacca9SPaul Kocialkowski 
3098deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
3108deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
3118deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
3128deacca9SPaul Kocialkowski 		}
3138deacca9SPaul Kocialkowski #endif
314e24ea55cSIan Campbell 		break;
315e24ea55cSIan Campbell 
316e24ea55cSIan Campbell 	default:
317e24ea55cSIan Campbell 		printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
318e24ea55cSIan Campbell 		break;
319e24ea55cSIan Campbell 	}
320e24ea55cSIan Campbell }
321e24ea55cSIan Campbell 
322e24ea55cSIan Campbell int board_mmc_init(bd_t *bis)
323e24ea55cSIan Campbell {
324e79c7c88SHans de Goede 	__maybe_unused struct mmc *mmc0, *mmc1;
325e79c7c88SHans de Goede 	__maybe_unused char buf[512];
326e79c7c88SHans de Goede 
327e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
328e79c7c88SHans de Goede 	mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
329e79c7c88SHans de Goede 	if (!mmc0)
330e79c7c88SHans de Goede 		return -1;
331e79c7c88SHans de Goede 
3322ccfac01SHans de Goede #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
333e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
334e79c7c88SHans de Goede 	mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
335e79c7c88SHans de Goede 	if (!mmc1)
336e79c7c88SHans de Goede 		return -1;
337e79c7c88SHans de Goede #endif
338e79c7c88SHans de Goede 
339bf5b9b10SDaniel Kochmański #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
340e79c7c88SHans de Goede 	/*
341bf5b9b10SDaniel Kochmański 	 * On systems with an emmc (mmc2), figure out if we are booting from
342bf5b9b10SDaniel Kochmański 	 * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
343bf5b9b10SDaniel Kochmański 	 * are searched there first. Note we only do this for u-boot proper,
344bf5b9b10SDaniel Kochmański 	 * not for the SPL, see spl_boot_device().
345e79c7c88SHans de Goede 	 */
346bf5b9b10SDaniel Kochmański 	if (!sunxi_mmc_has_egon_boot_signature(mmc0) &&
347bf5b9b10SDaniel Kochmański 	    sunxi_mmc_has_egon_boot_signature(mmc1)) {
348bf5b9b10SDaniel Kochmański 		/* Booting from emmc / mmc2, swap */
349bcce53d0SSimon Glass 		mmc0->block_dev.devnum = 1;
350bcce53d0SSimon Glass 		mmc1->block_dev.devnum = 0;
351bf5b9b10SDaniel Kochmański 	}
352e24ea55cSIan Campbell #endif
353e24ea55cSIan Campbell 
354e24ea55cSIan Campbell 	return 0;
355e24ea55cSIan Campbell }
356e24ea55cSIan Campbell #endif
357e24ea55cSIan Campbell 
3586620377eSHans de Goede void i2c_init_board(void)
3596620377eSHans de Goede {
3606c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C0_ENABLE
3616c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I)
3626c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
3636c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
3646620377eSHans de Goede 	clock_twi_onoff(0, 1);
3656c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
3666c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
3676c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
3686c739c5dSPaul Kocialkowski 	clock_twi_onoff(0, 1);
3696c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
3706c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
3716c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
3726c739c5dSPaul Kocialkowski 	clock_twi_onoff(0, 1);
3736c739c5dSPaul Kocialkowski #endif
3746c739c5dSPaul Kocialkowski #endif
3756c739c5dSPaul Kocialkowski 
3766c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C1_ENABLE
3776c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
3786c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
3796c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
3806c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
3816c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
3826c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
3836c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
3846c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
3856c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
3866c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
3876c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
3886c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
3896c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
3906c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
3916c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
3926c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
3936c739c5dSPaul Kocialkowski #endif
3946c739c5dSPaul Kocialkowski #endif
3956c739c5dSPaul Kocialkowski 
3966c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C2_ENABLE
3976c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
3986c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
3996c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
4006c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4016c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
4026c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
4036c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
4046c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4056c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
4066c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
4076c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
4086c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4096c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
4106c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
4116c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
4126c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4136c739c5dSPaul Kocialkowski #endif
4146c739c5dSPaul Kocialkowski #endif
4156c739c5dSPaul Kocialkowski 
4166c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C3_ENABLE
4176c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN6I)
4186c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
4196c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
4206c739c5dSPaul Kocialkowski 	clock_twi_onoff(3, 1);
4216c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN7I)
4226c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
4236c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
4246c739c5dSPaul Kocialkowski 	clock_twi_onoff(3, 1);
4256c739c5dSPaul Kocialkowski #endif
4266c739c5dSPaul Kocialkowski #endif
4276c739c5dSPaul Kocialkowski 
4286c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C4_ENABLE
4296c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN7I)
4306c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
4316c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
4326c739c5dSPaul Kocialkowski 	clock_twi_onoff(4, 1);
4336c739c5dSPaul Kocialkowski #endif
4346c739c5dSPaul Kocialkowski #endif
4359d082687SJelle van der Waa 
4369d082687SJelle van der Waa #ifdef CONFIG_R_I2C_ENABLE
4379d082687SJelle van der Waa 	clock_twi_onoff(5, 1);
4389d082687SJelle van der Waa 	sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
4399d082687SJelle van der Waa 	sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
4409d082687SJelle van der Waa #endif
4416620377eSHans de Goede }
4426620377eSHans de Goede 
443cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD
444cba69eeeSIan Campbell void sunxi_board_init(void)
445cba69eeeSIan Campbell {
44614bc66bdSHenrik Nordstrom 	int power_failed = 0;
447cba69eeeSIan Campbell 	unsigned long ramsize;
448cba69eeeSIan Campbell 
4490d8382aeSJelle van der Waa #ifdef CONFIG_SY8106A_POWER
4500d8382aeSJelle van der Waa 	power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
4510d8382aeSJelle van der Waa #endif
4520d8382aeSJelle van der Waa 
45395ab8feeSvishnupatekar #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
45495ab8feeSvishnupatekar 	defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER
4556944aff1SHans de Goede 	power_failed = axp_init();
4566944aff1SHans de Goede 
45795ab8feeSvishnupatekar #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER
4586944aff1SHans de Goede 	power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
45924289208SHans de Goede #endif
4606944aff1SHans de Goede 	power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
4616944aff1SHans de Goede 	power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
46295ab8feeSvishnupatekar #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
4636944aff1SHans de Goede 	power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
46414bc66bdSHenrik Nordstrom #endif
46595ab8feeSvishnupatekar #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER
4666944aff1SHans de Goede 	power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
4675c7f10fdSOliver Schinagl #endif
46814bc66bdSHenrik Nordstrom 
469f3c5045aSChen-Yu Tsai #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER
4706944aff1SHans de Goede 	power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
4716944aff1SHans de Goede #endif
4726944aff1SHans de Goede 	power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
473f3c5045aSChen-Yu Tsai #if !defined(CONFIG_AXP152_POWER)
4746944aff1SHans de Goede 	power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
4756944aff1SHans de Goede #endif
4766944aff1SHans de Goede #ifdef CONFIG_AXP209_POWER
4776944aff1SHans de Goede 	power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
4786944aff1SHans de Goede #endif
4796944aff1SHans de Goede 
480f3c5045aSChen-Yu Tsai #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP818_POWER)
4813517a27dSChen-Yu Tsai 	power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
4823517a27dSChen-Yu Tsai 	power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
4833517a27dSChen-Yu Tsai 	power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
4843517a27dSChen-Yu Tsai 	power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
4856944aff1SHans de Goede 	power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
4866944aff1SHans de Goede 	power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
4876944aff1SHans de Goede 	power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
4886944aff1SHans de Goede #endif
4896944aff1SHans de Goede #endif
490cba69eeeSIan Campbell 	printf("DRAM:");
491cba69eeeSIan Campbell 	ramsize = sunxi_dram_init();
492cba69eeeSIan Campbell 	printf(" %lu MiB\n", ramsize >> 20);
493cba69eeeSIan Campbell 	if (!ramsize)
494cba69eeeSIan Campbell 		hang();
49514bc66bdSHenrik Nordstrom 
49614bc66bdSHenrik Nordstrom 	/*
49714bc66bdSHenrik Nordstrom 	 * Only clock up the CPU to full speed if we are reasonably
49814bc66bdSHenrik Nordstrom 	 * assured it's being powered with suitable core voltage
49914bc66bdSHenrik Nordstrom 	 */
50014bc66bdSHenrik Nordstrom 	if (!power_failed)
501e71b422bSIain Paton 		clock_set_pll1(CONFIG_SYS_CLK_FREQ);
50214bc66bdSHenrik Nordstrom 	else
50314bc66bdSHenrik Nordstrom 		printf("Failed to set core voltage! Can't set CPU frequency\n");
504cba69eeeSIan Campbell }
505cba69eeeSIan Campbell #endif
506b41d7d05SJonathan Liu 
507f1df758dSPaul Kocialkowski #ifdef CONFIG_USB_GADGET
508f1df758dSPaul Kocialkowski int g_dnl_board_usb_cable_connected(void)
509f1df758dSPaul Kocialkowski {
5105bfdca0dSPaul Kocialkowski 	return sunxi_usb_phy_vbus_detect(0);
511f1df758dSPaul Kocialkowski }
512f1df758dSPaul Kocialkowski #endif
513f1df758dSPaul Kocialkowski 
5149f852211SPaul Kocialkowski #ifdef CONFIG_SERIAL_TAG
5159f852211SPaul Kocialkowski void get_board_serial(struct tag_serialnr *serialnr)
5169f852211SPaul Kocialkowski {
5179f852211SPaul Kocialkowski 	char *serial_string;
5189f852211SPaul Kocialkowski 	unsigned long long serial;
5199f852211SPaul Kocialkowski 
5209f852211SPaul Kocialkowski 	serial_string = getenv("serial#");
5219f852211SPaul Kocialkowski 
5229f852211SPaul Kocialkowski 	if (serial_string) {
5239f852211SPaul Kocialkowski 		serial = simple_strtoull(serial_string, NULL, 16);
5249f852211SPaul Kocialkowski 
5259f852211SPaul Kocialkowski 		serialnr->high = (unsigned int) (serial >> 32);
5269f852211SPaul Kocialkowski 		serialnr->low = (unsigned int) (serial & 0xffffffff);
5279f852211SPaul Kocialkowski 	} else {
5289f852211SPaul Kocialkowski 		serialnr->high = 0;
5299f852211SPaul Kocialkowski 		serialnr->low = 0;
5309f852211SPaul Kocialkowski 	}
5319f852211SPaul Kocialkowski }
5329f852211SPaul Kocialkowski #endif
5339f852211SPaul Kocialkowski 
534af654d14SBernhard Nortmann #if !defined(CONFIG_SPL_BUILD)
535af654d14SBernhard Nortmann #include <asm/arch/spl.h>
536af654d14SBernhard Nortmann 
537af654d14SBernhard Nortmann /*
538af654d14SBernhard Nortmann  * Check the SPL header for the "sunxi" variant. If found: parse values
539af654d14SBernhard Nortmann  * that might have been passed by the loader ("fel" utility), and update
540af654d14SBernhard Nortmann  * the environment accordingly.
541af654d14SBernhard Nortmann  */
542af654d14SBernhard Nortmann static void parse_spl_header(const uint32_t spl_addr)
543af654d14SBernhard Nortmann {
544af654d14SBernhard Nortmann 	struct boot_file_head *spl = (void *)spl_addr;
545af654d14SBernhard Nortmann 	if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) == 0) {
546af654d14SBernhard Nortmann 		uint8_t spl_header_version = spl->spl_signature[3];
547af654d14SBernhard Nortmann 		if (spl_header_version == SPL_HEADER_VERSION) {
548af654d14SBernhard Nortmann 			if (spl->fel_script_address)
549af654d14SBernhard Nortmann 				setenv_hex("fel_scriptaddr",
550af654d14SBernhard Nortmann 					   spl->fel_script_address);
551af654d14SBernhard Nortmann 			return;
552af654d14SBernhard Nortmann 		}
553af654d14SBernhard Nortmann 		printf("sunxi SPL version mismatch: expected %u, got %u\n",
554af654d14SBernhard Nortmann 		       SPL_HEADER_VERSION, spl_header_version);
555af654d14SBernhard Nortmann 	}
556af654d14SBernhard Nortmann }
557af654d14SBernhard Nortmann #endif
558af654d14SBernhard Nortmann 
559b41d7d05SJonathan Liu #ifdef CONFIG_MISC_INIT_R
560b41d7d05SJonathan Liu int misc_init_r(void)
561b41d7d05SJonathan Liu {
5628c816573SPaul Kocialkowski 	char serial_string[17] = { 0 };
563cac5b1ccSHans de Goede 	unsigned int sid[4];
564b41d7d05SJonathan Liu 	uint8_t mac_addr[6];
5658c816573SPaul Kocialkowski 	int ret;
566b41d7d05SJonathan Liu 
567af654d14SBernhard Nortmann #if !defined(CONFIG_SPL_BUILD)
568af654d14SBernhard Nortmann 	setenv("fel_booted", NULL);
569af654d14SBernhard Nortmann 	setenv("fel_scriptaddr", NULL);
570af654d14SBernhard Nortmann 	/* determine if we are running in FEL mode */
571af654d14SBernhard Nortmann 	if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */
572af654d14SBernhard Nortmann 		setenv("fel_booted", "1");
573af654d14SBernhard Nortmann 		parse_spl_header(SPL_ADDR);
574af654d14SBernhard Nortmann 	}
575af654d14SBernhard Nortmann #endif
576af654d14SBernhard Nortmann 
5778c816573SPaul Kocialkowski 	ret = sunxi_get_sid(sid);
5788c816573SPaul Kocialkowski 	if (ret == 0 && sid[0] != 0 && sid[3] != 0) {
5798c816573SPaul Kocialkowski 		if (!getenv("ethaddr")) {
5808c816573SPaul Kocialkowski 			/* Non OUI / registered MAC address */
5818c816573SPaul Kocialkowski 			mac_addr[0] = 0x02;
582cac5b1ccSHans de Goede 			mac_addr[1] = (sid[0] >>  0) & 0xff;
583cac5b1ccSHans de Goede 			mac_addr[2] = (sid[3] >> 24) & 0xff;
584cac5b1ccSHans de Goede 			mac_addr[3] = (sid[3] >> 16) & 0xff;
585cac5b1ccSHans de Goede 			mac_addr[4] = (sid[3] >>  8) & 0xff;
586cac5b1ccSHans de Goede 			mac_addr[5] = (sid[3] >>  0) & 0xff;
587b41d7d05SJonathan Liu 
588b41d7d05SJonathan Liu 			eth_setenv_enetaddr("ethaddr", mac_addr);
589b41d7d05SJonathan Liu 		}
590b41d7d05SJonathan Liu 
5918c816573SPaul Kocialkowski 		if (!getenv("serial#")) {
5928c816573SPaul Kocialkowski 			snprintf(serial_string, sizeof(serial_string),
5938c816573SPaul Kocialkowski 				"%08x%08x", sid[0], sid[3]);
5948c816573SPaul Kocialkowski 
5958c816573SPaul Kocialkowski 			setenv("serial#", serial_string);
5968c816573SPaul Kocialkowski 		}
5978c816573SPaul Kocialkowski 	}
5988c816573SPaul Kocialkowski 
5991871a8caSHans de Goede #ifndef CONFIG_MACH_SUN9I
600e13afeefSHans de Goede 	ret = sunxi_usb_phy_probe();
601e13afeefSHans de Goede 	if (ret)
602e13afeefSHans de Goede 		return ret;
6031871a8caSHans de Goede #endif
604d42faf31SHans de Goede 	sunxi_musb_board_init();
605d42faf31SHans de Goede 
606b41d7d05SJonathan Liu 	return 0;
607b41d7d05SJonathan Liu }
608b41d7d05SJonathan Liu #endif
6092d7a084bSLuc Verhaegen 
6102d7a084bSLuc Verhaegen #ifdef CONFIG_OF_BOARD_SETUP
6112d7a084bSLuc Verhaegen int ft_board_setup(void *blob, bd_t *bd)
6122d7a084bSLuc Verhaegen {
6132d7a084bSLuc Verhaegen #ifdef CONFIG_VIDEO_DT_SIMPLEFB
6142d7a084bSLuc Verhaegen 	return sunxi_simplefb_setup(blob);
6152d7a084bSLuc Verhaegen #endif
6162d7a084bSLuc Verhaegen }
6172d7a084bSLuc Verhaegen #endif /* CONFIG_OF_BOARD_SETUP */
618