1cba69eeeSIan Campbell /* 2cba69eeeSIan Campbell * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net> 3cba69eeeSIan Campbell * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net> 4cba69eeeSIan Campbell * 5cba69eeeSIan Campbell * (C) Copyright 2007-2011 6cba69eeeSIan Campbell * Allwinner Technology Co., Ltd. <www.allwinnertech.com> 7cba69eeeSIan Campbell * Tom Cubie <tangliang@allwinnertech.com> 8cba69eeeSIan Campbell * 9cba69eeeSIan Campbell * Some board init for the Allwinner A10-evb board. 10cba69eeeSIan Campbell * 11cba69eeeSIan Campbell * SPDX-License-Identifier: GPL-2.0+ 12cba69eeeSIan Campbell */ 13cba69eeeSIan Campbell 14cba69eeeSIan Campbell #include <common.h> 15e79c7c88SHans de Goede #include <mmc.h> 1624289208SHans de Goede #ifdef CONFIG_AXP152_POWER 1724289208SHans de Goede #include <axp152.h> 1824289208SHans de Goede #endif 1914bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER 2014bc66bdSHenrik Nordstrom #include <axp209.h> 2114bc66bdSHenrik Nordstrom #endif 225c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER 235c7f10fdSOliver Schinagl #include <axp221.h> 245c7f10fdSOliver Schinagl #endif 25cba69eeeSIan Campbell #include <asm/arch/clock.h> 26b41d7d05SJonathan Liu #include <asm/arch/cpu.h> 272d7a084bSLuc Verhaegen #include <asm/arch/display.h> 28cba69eeeSIan Campbell #include <asm/arch/dram.h> 29e24ea55cSIan Campbell #include <asm/arch/gpio.h> 30e24ea55cSIan Campbell #include <asm/arch/mmc.h> 311a800f7aSHans de Goede #include <asm/arch/usbc.h> 32b41d7d05SJonathan Liu #include <asm/io.h> 331a800f7aSHans de Goede #include <linux/usb/musb.h> 34b41d7d05SJonathan Liu #include <net.h> 35cba69eeeSIan Campbell 3655410089SHans de Goede #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD) 3755410089SHans de Goede /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */ 3855410089SHans de Goede int soft_i2c_gpio_sda; 3955410089SHans de Goede int soft_i2c_gpio_scl; 4055410089SHans de Goede #endif 4155410089SHans de Goede 42cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR; 43cba69eeeSIan Campbell 44cba69eeeSIan Campbell /* add board specific code here */ 45cba69eeeSIan Campbell int board_init(void) 46cba69eeeSIan Campbell { 47cba69eeeSIan Campbell int id_pfr1; 48cba69eeeSIan Campbell 49cba69eeeSIan Campbell gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100); 50cba69eeeSIan Campbell 51cba69eeeSIan Campbell asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1)); 52cba69eeeSIan Campbell debug("id_pfr1: 0x%08x\n", id_pfr1); 53cba69eeeSIan Campbell /* Generic Timer Extension available? */ 54cba69eeeSIan Campbell if ((id_pfr1 >> 16) & 0xf) { 55cba69eeeSIan Campbell debug("Setting CNTFRQ\n"); 56cba69eeeSIan Campbell /* CNTFRQ == 24 MHz */ 57cba69eeeSIan Campbell asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000)); 58cba69eeeSIan Campbell } 59cba69eeeSIan Campbell 60cba69eeeSIan Campbell return 0; 61cba69eeeSIan Campbell } 62cba69eeeSIan Campbell 63cba69eeeSIan Campbell int dram_init(void) 64cba69eeeSIan Campbell { 65cba69eeeSIan Campbell gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE); 66cba69eeeSIan Campbell 67cba69eeeSIan Campbell return 0; 68cba69eeeSIan Campbell } 69cba69eeeSIan Campbell 70e24ea55cSIan Campbell #ifdef CONFIG_GENERIC_MMC 71e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc) 72e24ea55cSIan Campbell { 73e24ea55cSIan Campbell unsigned int pin; 74*8deacca9SPaul Kocialkowski __maybe_unused int pins; 75e24ea55cSIan Campbell 76e24ea55cSIan Campbell switch (sdc) { 77e24ea55cSIan Campbell case 0: 78*8deacca9SPaul Kocialkowski /* SDC0: PF0-PF5 */ 79e24ea55cSIan Campbell for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) { 80487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0); 81e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 82e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 83e24ea55cSIan Campbell } 84e24ea55cSIan Campbell break; 85e24ea55cSIan Campbell 86e24ea55cSIan Campbell case 1: 87*8deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS); 88*8deacca9SPaul Kocialkowski 89*8deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 90*8deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_H) { 91*8deacca9SPaul Kocialkowski /* SDC1: PH22-PH-27 */ 92*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) { 93*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1); 94*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 95*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 96*8deacca9SPaul Kocialkowski } 97*8deacca9SPaul Kocialkowski } else { 98*8deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 99*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 100*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1); 101*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 102*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 103*8deacca9SPaul Kocialkowski } 104*8deacca9SPaul Kocialkowski } 105*8deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 106*8deacca9SPaul Kocialkowski /* SDC1: PG3-PG8 */ 107bbff84b3SHans de Goede for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) { 108487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1); 109e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 110e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 111e24ea55cSIan Campbell } 112*8deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 113*8deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 114*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 115*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1); 116*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 117*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 118*8deacca9SPaul Kocialkowski } 119*8deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 120*8deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_D) { 121*8deacca9SPaul Kocialkowski /* SDC1: PD2-PD7 */ 122*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) { 123*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1); 124*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 125*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 126*8deacca9SPaul Kocialkowski } 127*8deacca9SPaul Kocialkowski } else { 128*8deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 129*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 130*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1); 131*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 132*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 133*8deacca9SPaul Kocialkowski } 134*8deacca9SPaul Kocialkowski } 135*8deacca9SPaul Kocialkowski #endif 136e24ea55cSIan Campbell break; 137e24ea55cSIan Campbell 138e24ea55cSIan Campbell case 2: 139*8deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS); 140*8deacca9SPaul Kocialkowski 141*8deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 142*8deacca9SPaul Kocialkowski /* SDC2: PC6-PC11 */ 143e24ea55cSIan Campbell for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) { 144487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 145e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 146e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 147e24ea55cSIan Campbell } 148*8deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 149*8deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_E) { 150*8deacca9SPaul Kocialkowski /* SDC2: PE4-PE9 */ 151*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) { 152*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2); 153e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 154e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 155e24ea55cSIan Campbell } 156*8deacca9SPaul Kocialkowski } else { 157*8deacca9SPaul Kocialkowski /* SDC2: PC6-PC15 */ 158*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 159*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 160*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 161*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 162*8deacca9SPaul Kocialkowski } 163*8deacca9SPaul Kocialkowski } 164*8deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 165*8deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_A) { 166*8deacca9SPaul Kocialkowski /* SDC2: PA9-PA14 */ 167*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) { 168*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2); 169*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 170*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 171*8deacca9SPaul Kocialkowski } 172*8deacca9SPaul Kocialkowski } else { 173*8deacca9SPaul Kocialkowski /* SDC2: PC6-PC15, PC24 */ 174*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 175*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 176*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 177*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 178*8deacca9SPaul Kocialkowski } 179*8deacca9SPaul Kocialkowski 180*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2); 181*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 182*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 183*8deacca9SPaul Kocialkowski } 184*8deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 185*8deacca9SPaul Kocialkowski /* SDC2: PC5-PC6, PC8-PC16 */ 186*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) { 187*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 188*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 189*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 190*8deacca9SPaul Kocialkowski } 191*8deacca9SPaul Kocialkowski 192*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) { 193*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 194*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 195*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 196*8deacca9SPaul Kocialkowski } 197*8deacca9SPaul Kocialkowski #endif 198*8deacca9SPaul Kocialkowski break; 199*8deacca9SPaul Kocialkowski 200*8deacca9SPaul Kocialkowski case 3: 201*8deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS); 202*8deacca9SPaul Kocialkowski 203*8deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 204*8deacca9SPaul Kocialkowski /* SDC3: PI4-PI9 */ 205*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) { 206*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3); 207*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 208*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 209*8deacca9SPaul Kocialkowski } 210*8deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 211*8deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_A) { 212*8deacca9SPaul Kocialkowski /* SDC3: PA9-PA14 */ 213*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) { 214*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3); 215*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 216*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 217*8deacca9SPaul Kocialkowski } 218*8deacca9SPaul Kocialkowski } else { 219*8deacca9SPaul Kocialkowski /* SDC3: PC6-PC15, PC24 */ 220*8deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 221*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3); 222*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 223*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 224*8deacca9SPaul Kocialkowski } 225*8deacca9SPaul Kocialkowski 226*8deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3); 227*8deacca9SPaul Kocialkowski sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 228*8deacca9SPaul Kocialkowski sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 229*8deacca9SPaul Kocialkowski } 230*8deacca9SPaul Kocialkowski #endif 231e24ea55cSIan Campbell break; 232e24ea55cSIan Campbell 233e24ea55cSIan Campbell default: 234e24ea55cSIan Campbell printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc); 235e24ea55cSIan Campbell break; 236e24ea55cSIan Campbell } 237e24ea55cSIan Campbell } 238e24ea55cSIan Campbell 239e24ea55cSIan Campbell int board_mmc_init(bd_t *bis) 240e24ea55cSIan Campbell { 241e79c7c88SHans de Goede __maybe_unused struct mmc *mmc0, *mmc1; 242e79c7c88SHans de Goede __maybe_unused char buf[512]; 243e79c7c88SHans de Goede 244e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT); 245e79c7c88SHans de Goede mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT); 246e79c7c88SHans de Goede if (!mmc0) 247e79c7c88SHans de Goede return -1; 248e79c7c88SHans de Goede 2492ccfac01SHans de Goede #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1 250e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA); 251e79c7c88SHans de Goede mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA); 252e79c7c88SHans de Goede if (!mmc1) 253e79c7c88SHans de Goede return -1; 254e79c7c88SHans de Goede #endif 255e79c7c88SHans de Goede 256e79c7c88SHans de Goede #if CONFIG_MMC_SUNXI_SLOT == 0 && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2 257e79c7c88SHans de Goede /* 258e79c7c88SHans de Goede * Both mmc0 and mmc2 are bootable, figure out where we're booting 259e79c7c88SHans de Goede * from. Try mmc0 first, just like the brom does. 260e79c7c88SHans de Goede */ 261e79c7c88SHans de Goede if (mmc_getcd(mmc0) && mmc_init(mmc0) == 0 && 262e79c7c88SHans de Goede mmc0->block_dev.block_read(0, 16, 1, buf) == 1) { 263e79c7c88SHans de Goede buf[12] = 0; 264e79c7c88SHans de Goede if (strcmp(&buf[4], "eGON.BT0") == 0) 265e79c7c88SHans de Goede return 0; 266e79c7c88SHans de Goede } 267e79c7c88SHans de Goede 268e79c7c88SHans de Goede /* no bootable card in mmc0, so we must be booting from mmc2, swap */ 269e79c7c88SHans de Goede mmc0->block_dev.dev = 1; 270e79c7c88SHans de Goede mmc1->block_dev.dev = 0; 271e24ea55cSIan Campbell #endif 272e24ea55cSIan Campbell 273e24ea55cSIan Campbell return 0; 274e24ea55cSIan Campbell } 275e24ea55cSIan Campbell #endif 276e24ea55cSIan Campbell 2776620377eSHans de Goede void i2c_init_board(void) 2786620377eSHans de Goede { 279487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUNXI_GPB_TWI0); 280487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUNXI_GPB_TWI0); 2816620377eSHans de Goede clock_twi_onoff(0, 1); 28255410089SHans de Goede #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD) 28355410089SHans de Goede soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA); 28455410089SHans de Goede soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL); 28555410089SHans de Goede #endif 2866620377eSHans de Goede } 2876620377eSHans de Goede 288cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD 289cba69eeeSIan Campbell void sunxi_board_init(void) 290cba69eeeSIan Campbell { 29114bc66bdSHenrik Nordstrom int power_failed = 0; 292cba69eeeSIan Campbell unsigned long ramsize; 293cba69eeeSIan Campbell 29424289208SHans de Goede #ifdef CONFIG_AXP152_POWER 29524289208SHans de Goede power_failed = axp152_init(); 29624289208SHans de Goede power_failed |= axp152_set_dcdc2(1400); 29724289208SHans de Goede power_failed |= axp152_set_dcdc3(1500); 29824289208SHans de Goede power_failed |= axp152_set_dcdc4(1250); 29924289208SHans de Goede power_failed |= axp152_set_ldo2(3000); 30024289208SHans de Goede #endif 30114bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER 30214bc66bdSHenrik Nordstrom power_failed |= axp209_init(); 30314bc66bdSHenrik Nordstrom power_failed |= axp209_set_dcdc2(1400); 30414bc66bdSHenrik Nordstrom power_failed |= axp209_set_dcdc3(1250); 30514bc66bdSHenrik Nordstrom power_failed |= axp209_set_ldo2(3000); 30614bc66bdSHenrik Nordstrom power_failed |= axp209_set_ldo3(2800); 30714bc66bdSHenrik Nordstrom power_failed |= axp209_set_ldo4(2800); 30814bc66bdSHenrik Nordstrom #endif 3095c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER 3105c7f10fdSOliver Schinagl power_failed = axp221_init(); 3111262a85fSHans de Goede power_failed |= axp221_set_dcdc1(CONFIG_AXP221_DCDC1_VOLT); 312d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc2(1200); /* A31:VDD-GPU, A23:VDD-SYS */ 313d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc3(1200); /* VDD-CPU */ 314d3a96f7aSHans de Goede #ifdef CONFIG_MACH_SUN6I 315d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc4(1200); /* A31:VDD-SYS */ 316d3a96f7aSHans de Goede #else 317d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc4(0); /* A23:unused */ 318d3a96f7aSHans de Goede #endif 319d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc5(1500); /* VCC-DRAM */ 3205c7f10fdSOliver Schinagl power_failed |= axp221_set_dldo1(CONFIG_AXP221_DLDO1_VOLT); 3215c7f10fdSOliver Schinagl power_failed |= axp221_set_dldo4(CONFIG_AXP221_DLDO4_VOLT); 3225c7f10fdSOliver Schinagl power_failed |= axp221_set_aldo1(CONFIG_AXP221_ALDO1_VOLT); 3235c7f10fdSOliver Schinagl power_failed |= axp221_set_aldo2(CONFIG_AXP221_ALDO2_VOLT); 3245c7f10fdSOliver Schinagl power_failed |= axp221_set_aldo3(CONFIG_AXP221_ALDO3_VOLT); 3256906df1aSSiarhei Siamashka power_failed |= axp221_set_eldo(3, CONFIG_AXP221_ELDO3_VOLT); 3265c7f10fdSOliver Schinagl #endif 32714bc66bdSHenrik Nordstrom 328cba69eeeSIan Campbell printf("DRAM:"); 329cba69eeeSIan Campbell ramsize = sunxi_dram_init(); 330cba69eeeSIan Campbell printf(" %lu MiB\n", ramsize >> 20); 331cba69eeeSIan Campbell if (!ramsize) 332cba69eeeSIan Campbell hang(); 33314bc66bdSHenrik Nordstrom 33414bc66bdSHenrik Nordstrom /* 33514bc66bdSHenrik Nordstrom * Only clock up the CPU to full speed if we are reasonably 33614bc66bdSHenrik Nordstrom * assured it's being powered with suitable core voltage 33714bc66bdSHenrik Nordstrom */ 33814bc66bdSHenrik Nordstrom if (!power_failed) 339e71b422bSIain Paton clock_set_pll1(CONFIG_SYS_CLK_FREQ); 34014bc66bdSHenrik Nordstrom else 34114bc66bdSHenrik Nordstrom printf("Failed to set core voltage! Can't set CPU frequency\n"); 342cba69eeeSIan Campbell } 343cba69eeeSIan Campbell #endif 344b41d7d05SJonathan Liu 3451a800f7aSHans de Goede #if defined(CONFIG_MUSB_HOST) || defined(CONFIG_MUSB_GADGET) 3461a800f7aSHans de Goede static struct musb_hdrc_config musb_config = { 3471a800f7aSHans de Goede .multipoint = 1, 3481a800f7aSHans de Goede .dyn_fifo = 1, 3491a800f7aSHans de Goede .num_eps = 6, 3501a800f7aSHans de Goede .ram_bits = 11, 3511a800f7aSHans de Goede }; 3521a800f7aSHans de Goede 3531a800f7aSHans de Goede static struct musb_hdrc_platform_data musb_plat = { 3541a800f7aSHans de Goede #if defined(CONFIG_MUSB_HOST) 3551a800f7aSHans de Goede .mode = MUSB_HOST, 3561a800f7aSHans de Goede #else 3571a800f7aSHans de Goede .mode = MUSB_PERIPHERAL, 3581a800f7aSHans de Goede #endif 3591a800f7aSHans de Goede .config = &musb_config, 3601a800f7aSHans de Goede .power = 250, 3611a800f7aSHans de Goede .platform_ops = &sunxi_musb_ops, 3621a800f7aSHans de Goede }; 3631a800f7aSHans de Goede #endif 3641a800f7aSHans de Goede 365f1df758dSPaul Kocialkowski #ifdef CONFIG_USB_GADGET 366f1df758dSPaul Kocialkowski int g_dnl_board_usb_cable_connected(void) 367f1df758dSPaul Kocialkowski { 368f1df758dSPaul Kocialkowski return sunxi_usbc_vbus_detect(0); 369f1df758dSPaul Kocialkowski } 370f1df758dSPaul Kocialkowski #endif 371f1df758dSPaul Kocialkowski 372b41d7d05SJonathan Liu #ifdef CONFIG_MISC_INIT_R 373b41d7d05SJonathan Liu int misc_init_r(void) 374b41d7d05SJonathan Liu { 375cac5b1ccSHans de Goede unsigned int sid[4]; 376b41d7d05SJonathan Liu 377cac5b1ccSHans de Goede if (!getenv("ethaddr") && sunxi_get_sid(sid) == 0 && 378cac5b1ccSHans de Goede sid[0] != 0 && sid[3] != 0) { 379b41d7d05SJonathan Liu uint8_t mac_addr[6]; 380b41d7d05SJonathan Liu 381b41d7d05SJonathan Liu mac_addr[0] = 0x02; /* Non OUI / registered MAC address */ 382cac5b1ccSHans de Goede mac_addr[1] = (sid[0] >> 0) & 0xff; 383cac5b1ccSHans de Goede mac_addr[2] = (sid[3] >> 24) & 0xff; 384cac5b1ccSHans de Goede mac_addr[3] = (sid[3] >> 16) & 0xff; 385cac5b1ccSHans de Goede mac_addr[4] = (sid[3] >> 8) & 0xff; 386cac5b1ccSHans de Goede mac_addr[5] = (sid[3] >> 0) & 0xff; 387b41d7d05SJonathan Liu 388b41d7d05SJonathan Liu eth_setenv_enetaddr("ethaddr", mac_addr); 389b41d7d05SJonathan Liu } 390b41d7d05SJonathan Liu 3911a800f7aSHans de Goede #if defined(CONFIG_MUSB_HOST) || defined(CONFIG_MUSB_GADGET) 3921a800f7aSHans de Goede musb_register(&musb_plat, NULL, (void *)SUNXI_USB0_BASE); 3931a800f7aSHans de Goede #endif 394b41d7d05SJonathan Liu return 0; 395b41d7d05SJonathan Liu } 396b41d7d05SJonathan Liu #endif 3972d7a084bSLuc Verhaegen 3982d7a084bSLuc Verhaegen #ifdef CONFIG_OF_BOARD_SETUP 3992d7a084bSLuc Verhaegen int ft_board_setup(void *blob, bd_t *bd) 4002d7a084bSLuc Verhaegen { 4012d7a084bSLuc Verhaegen #ifdef CONFIG_VIDEO_DT_SIMPLEFB 4022d7a084bSLuc Verhaegen return sunxi_simplefb_setup(blob); 4032d7a084bSLuc Verhaegen #endif 4042d7a084bSLuc Verhaegen } 4052d7a084bSLuc Verhaegen #endif /* CONFIG_OF_BOARD_SETUP */ 406