xref: /rk3399_rockchip-uboot/board/sunxi/board.c (revision 7a0bbe64d8ec87e07179fe6124dc8a177b5abd3e)
1cba69eeeSIan Campbell /*
2cba69eeeSIan Campbell  * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
3cba69eeeSIan Campbell  * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
4cba69eeeSIan Campbell  *
5cba69eeeSIan Campbell  * (C) Copyright 2007-2011
6cba69eeeSIan Campbell  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7cba69eeeSIan Campbell  * Tom Cubie <tangliang@allwinnertech.com>
8cba69eeeSIan Campbell  *
9cba69eeeSIan Campbell  * Some board init for the Allwinner A10-evb board.
10cba69eeeSIan Campbell  *
11cba69eeeSIan Campbell  * SPDX-License-Identifier:	GPL-2.0+
12cba69eeeSIan Campbell  */
13cba69eeeSIan Campbell 
14cba69eeeSIan Campbell #include <common.h>
15e79c7c88SHans de Goede #include <mmc.h>
1624289208SHans de Goede #ifdef CONFIG_AXP152_POWER
1724289208SHans de Goede #include <axp152.h>
1824289208SHans de Goede #endif
1914bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER
2014bc66bdSHenrik Nordstrom #include <axp209.h>
2114bc66bdSHenrik Nordstrom #endif
225c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER
235c7f10fdSOliver Schinagl #include <axp221.h>
245c7f10fdSOliver Schinagl #endif
25cba69eeeSIan Campbell #include <asm/arch/clock.h>
26b41d7d05SJonathan Liu #include <asm/arch/cpu.h>
272d7a084bSLuc Verhaegen #include <asm/arch/display.h>
28cba69eeeSIan Campbell #include <asm/arch/dram.h>
29e24ea55cSIan Campbell #include <asm/arch/gpio.h>
30e24ea55cSIan Campbell #include <asm/arch/mmc.h>
312aacc423SHans de Goede #include <asm/arch/usb_phy.h>
324f7e01c9SHans de Goede #include <asm/gpio.h>
33b41d7d05SJonathan Liu #include <asm/io.h>
34b41d7d05SJonathan Liu #include <net.h>
35cba69eeeSIan Campbell 
3655410089SHans de Goede #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
3755410089SHans de Goede /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
3855410089SHans de Goede int soft_i2c_gpio_sda;
3955410089SHans de Goede int soft_i2c_gpio_scl;
404f7e01c9SHans de Goede 
414f7e01c9SHans de Goede static int soft_i2c_board_init(void)
424f7e01c9SHans de Goede {
434f7e01c9SHans de Goede 	int ret;
444f7e01c9SHans de Goede 
454f7e01c9SHans de Goede 	soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
464f7e01c9SHans de Goede 	if (soft_i2c_gpio_sda < 0) {
474f7e01c9SHans de Goede 		printf("Error invalid soft i2c sda pin: '%s', err %d\n",
484f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
494f7e01c9SHans de Goede 		return soft_i2c_gpio_sda;
504f7e01c9SHans de Goede 	}
514f7e01c9SHans de Goede 	ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
524f7e01c9SHans de Goede 	if (ret) {
534f7e01c9SHans de Goede 		printf("Error requesting soft i2c sda pin: '%s', err %d\n",
544f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
554f7e01c9SHans de Goede 		return ret;
564f7e01c9SHans de Goede 	}
574f7e01c9SHans de Goede 
584f7e01c9SHans de Goede 	soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
594f7e01c9SHans de Goede 	if (soft_i2c_gpio_scl < 0) {
604f7e01c9SHans de Goede 		printf("Error invalid soft i2c scl pin: '%s', err %d\n",
614f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
624f7e01c9SHans de Goede 		return soft_i2c_gpio_scl;
634f7e01c9SHans de Goede 	}
644f7e01c9SHans de Goede 	ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
654f7e01c9SHans de Goede 	if (ret) {
664f7e01c9SHans de Goede 		printf("Error requesting soft i2c scl pin: '%s', err %d\n",
674f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
684f7e01c9SHans de Goede 		return ret;
694f7e01c9SHans de Goede 	}
704f7e01c9SHans de Goede 
714f7e01c9SHans de Goede 	return 0;
724f7e01c9SHans de Goede }
734f7e01c9SHans de Goede #else
744f7e01c9SHans de Goede static int soft_i2c_board_init(void) { return 0; }
7555410089SHans de Goede #endif
7655410089SHans de Goede 
77cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR;
78cba69eeeSIan Campbell 
79cba69eeeSIan Campbell /* add board specific code here */
80cba69eeeSIan Campbell int board_init(void)
81cba69eeeSIan Campbell {
822fcf033dSHans de Goede 	int id_pfr1, ret;
83cba69eeeSIan Campbell 
84cba69eeeSIan Campbell 	gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
85cba69eeeSIan Campbell 
86cba69eeeSIan Campbell 	asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
87cba69eeeSIan Campbell 	debug("id_pfr1: 0x%08x\n", id_pfr1);
88cba69eeeSIan Campbell 	/* Generic Timer Extension available? */
89cba69eeeSIan Campbell 	if ((id_pfr1 >> 16) & 0xf) {
90cba69eeeSIan Campbell 		debug("Setting CNTFRQ\n");
91cba69eeeSIan Campbell 		/* CNTFRQ == 24 MHz */
92cba69eeeSIan Campbell 		asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000));
93cba69eeeSIan Campbell 	}
94cba69eeeSIan Campbell 
952fcf033dSHans de Goede 	ret = axp_gpio_init();
962fcf033dSHans de Goede 	if (ret)
972fcf033dSHans de Goede 		return ret;
982fcf033dSHans de Goede 
994f7e01c9SHans de Goede 	/* Uses dm gpio code so do this here and not in i2c_init_board() */
1004f7e01c9SHans de Goede 	return soft_i2c_board_init();
101cba69eeeSIan Campbell }
102cba69eeeSIan Campbell 
103cba69eeeSIan Campbell int dram_init(void)
104cba69eeeSIan Campbell {
105cba69eeeSIan Campbell 	gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
106cba69eeeSIan Campbell 
107cba69eeeSIan Campbell 	return 0;
108cba69eeeSIan Campbell }
109cba69eeeSIan Campbell 
110ad008299SKarol Gugala #if defined(CONFIG_SPL_NAND_SUNXI) && defined(CONFIG_SPL_BUILD)
111ad008299SKarol Gugala static void nand_pinmux_setup(void)
112ad008299SKarol Gugala {
113ad008299SKarol Gugala 	unsigned int pin;
114ad008299SKarol Gugala 	for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(6); pin++)
115ad008299SKarol Gugala 		sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
116ad008299SKarol Gugala 
117ad008299SKarol Gugala 	for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(22); pin++)
118ad008299SKarol Gugala 		sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
119ad008299SKarol Gugala 
120ad008299SKarol Gugala 	sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
121ad008299SKarol Gugala }
122ad008299SKarol Gugala 
123ad008299SKarol Gugala static void nand_clock_setup(void)
124ad008299SKarol Gugala {
125ad008299SKarol Gugala 	struct sunxi_ccm_reg *const ccm =
126ad008299SKarol Gugala 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
127ad008299SKarol Gugala 	setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
128ad008299SKarol Gugala 	setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
129ad008299SKarol Gugala }
130ad008299SKarol Gugala #endif
131ad008299SKarol Gugala 
132e24ea55cSIan Campbell #ifdef CONFIG_GENERIC_MMC
133e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc)
134e24ea55cSIan Campbell {
135e24ea55cSIan Campbell 	unsigned int pin;
1368deacca9SPaul Kocialkowski 	__maybe_unused int pins;
137e24ea55cSIan Campbell 
138e24ea55cSIan Campbell 	switch (sdc) {
139e24ea55cSIan Campbell 	case 0:
1408deacca9SPaul Kocialkowski 		/* SDC0: PF0-PF5 */
141e24ea55cSIan Campbell 		for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
142487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
143e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
144e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
145e24ea55cSIan Campbell 		}
146e24ea55cSIan Campbell 		break;
147e24ea55cSIan Campbell 
148e24ea55cSIan Campbell 	case 1:
1498deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
1508deacca9SPaul Kocialkowski 
1518deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
1528deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_H) {
1538deacca9SPaul Kocialkowski 			/* SDC1: PH22-PH-27 */
1548deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
1558deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
1568deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
1578deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
1588deacca9SPaul Kocialkowski 			}
1598deacca9SPaul Kocialkowski 		} else {
1608deacca9SPaul Kocialkowski 			/* SDC1: PG0-PG5 */
1618deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
1628deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
1638deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
1648deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
1658deacca9SPaul Kocialkowski 			}
1668deacca9SPaul Kocialkowski 		}
1678deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
1688deacca9SPaul Kocialkowski 		/* SDC1: PG3-PG8 */
169bbff84b3SHans de Goede 		for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
170487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
171e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
172e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
173e24ea55cSIan Campbell 		}
1748deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
1758deacca9SPaul Kocialkowski 		/* SDC1: PG0-PG5 */
1768deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
1778deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
1788deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
1798deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
1808deacca9SPaul Kocialkowski 		}
1818deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
1828deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_D) {
1838deacca9SPaul Kocialkowski 			/* SDC1: PD2-PD7 */
1848deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
1858deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
1868deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
1878deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
1888deacca9SPaul Kocialkowski 			}
1898deacca9SPaul Kocialkowski 		} else {
1908deacca9SPaul Kocialkowski 			/* SDC1: PG0-PG5 */
1918deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
1928deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
1938deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
1948deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
1958deacca9SPaul Kocialkowski 			}
1968deacca9SPaul Kocialkowski 		}
1978deacca9SPaul Kocialkowski #endif
198e24ea55cSIan Campbell 		break;
199e24ea55cSIan Campbell 
200e24ea55cSIan Campbell 	case 2:
2018deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
2028deacca9SPaul Kocialkowski 
2038deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
2048deacca9SPaul Kocialkowski 		/* SDC2: PC6-PC11 */
205e24ea55cSIan Campbell 		for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
206487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
207e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
208e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
209e24ea55cSIan Campbell 		}
2108deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
2118deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_E) {
2128deacca9SPaul Kocialkowski 			/* SDC2: PE4-PE9 */
2138deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
2148deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
215e24ea55cSIan Campbell 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
216e24ea55cSIan Campbell 				sunxi_gpio_set_drv(pin, 2);
217e24ea55cSIan Campbell 			}
2188deacca9SPaul Kocialkowski 		} else {
2198deacca9SPaul Kocialkowski 			/* SDC2: PC6-PC15 */
2208deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
2218deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2228deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2238deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2248deacca9SPaul Kocialkowski 			}
2258deacca9SPaul Kocialkowski 		}
2268deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
2278deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_A) {
2288deacca9SPaul Kocialkowski 			/* SDC2: PA9-PA14 */
2298deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
2308deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
2318deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2328deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2338deacca9SPaul Kocialkowski 			}
2348deacca9SPaul Kocialkowski 		} else {
2358deacca9SPaul Kocialkowski 			/* SDC2: PC6-PC15, PC24 */
2368deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
2378deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2388deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2398deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2408deacca9SPaul Kocialkowski 			}
2418deacca9SPaul Kocialkowski 
2428deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
2438deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
2448deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
2458deacca9SPaul Kocialkowski 		}
2468deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
2478deacca9SPaul Kocialkowski 		/* SDC2: PC5-PC6, PC8-PC16 */
2488deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
2498deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2508deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2518deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
2528deacca9SPaul Kocialkowski 		}
2538deacca9SPaul Kocialkowski 
2548deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
2558deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2568deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2578deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
2588deacca9SPaul Kocialkowski 		}
2598deacca9SPaul Kocialkowski #endif
2608deacca9SPaul Kocialkowski 		break;
2618deacca9SPaul Kocialkowski 
2628deacca9SPaul Kocialkowski 	case 3:
2638deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
2648deacca9SPaul Kocialkowski 
2658deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
2668deacca9SPaul Kocialkowski 		/* SDC3: PI4-PI9 */
2678deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
2688deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
2698deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2708deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
2718deacca9SPaul Kocialkowski 		}
2728deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
2738deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_A) {
2748deacca9SPaul Kocialkowski 			/* SDC3: PA9-PA14 */
2758deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
2768deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
2778deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2788deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2798deacca9SPaul Kocialkowski 			}
2808deacca9SPaul Kocialkowski 		} else {
2818deacca9SPaul Kocialkowski 			/* SDC3: PC6-PC15, PC24 */
2828deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
2838deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
2848deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2858deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2868deacca9SPaul Kocialkowski 			}
2878deacca9SPaul Kocialkowski 
2888deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
2898deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
2908deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
2918deacca9SPaul Kocialkowski 		}
2928deacca9SPaul Kocialkowski #endif
293e24ea55cSIan Campbell 		break;
294e24ea55cSIan Campbell 
295e24ea55cSIan Campbell 	default:
296e24ea55cSIan Campbell 		printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
297e24ea55cSIan Campbell 		break;
298e24ea55cSIan Campbell 	}
299e24ea55cSIan Campbell }
300e24ea55cSIan Campbell 
301e24ea55cSIan Campbell int board_mmc_init(bd_t *bis)
302e24ea55cSIan Campbell {
303e79c7c88SHans de Goede 	__maybe_unused struct mmc *mmc0, *mmc1;
304e79c7c88SHans de Goede 	__maybe_unused char buf[512];
305e79c7c88SHans de Goede 
306e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
307e79c7c88SHans de Goede 	mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
308e79c7c88SHans de Goede 	if (!mmc0)
309e79c7c88SHans de Goede 		return -1;
310e79c7c88SHans de Goede 
3112ccfac01SHans de Goede #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
312e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
313e79c7c88SHans de Goede 	mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
314e79c7c88SHans de Goede 	if (!mmc1)
315e79c7c88SHans de Goede 		return -1;
316e79c7c88SHans de Goede #endif
317e79c7c88SHans de Goede 
318bf5b9b10SDaniel Kochmański #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
319e79c7c88SHans de Goede 	/*
320bf5b9b10SDaniel Kochmański 	 * On systems with an emmc (mmc2), figure out if we are booting from
321bf5b9b10SDaniel Kochmański 	 * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
322bf5b9b10SDaniel Kochmański 	 * are searched there first. Note we only do this for u-boot proper,
323bf5b9b10SDaniel Kochmański 	 * not for the SPL, see spl_boot_device().
324e79c7c88SHans de Goede 	 */
325bf5b9b10SDaniel Kochmański 	if (!sunxi_mmc_has_egon_boot_signature(mmc0) &&
326bf5b9b10SDaniel Kochmański 	    sunxi_mmc_has_egon_boot_signature(mmc1)) {
327bf5b9b10SDaniel Kochmański 		/* Booting from emmc / mmc2, swap */
328e79c7c88SHans de Goede 		mmc0->block_dev.dev = 1;
329e79c7c88SHans de Goede 		mmc1->block_dev.dev = 0;
330bf5b9b10SDaniel Kochmański 	}
331e24ea55cSIan Campbell #endif
332e24ea55cSIan Campbell 
333e24ea55cSIan Campbell 	return 0;
334e24ea55cSIan Campbell }
335e24ea55cSIan Campbell #endif
336e24ea55cSIan Campbell 
3376620377eSHans de Goede void i2c_init_board(void)
3386620377eSHans de Goede {
3396c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C0_ENABLE
3406c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I)
3416c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
3426c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
3436620377eSHans de Goede 	clock_twi_onoff(0, 1);
3446c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
3456c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
3466c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
3476c739c5dSPaul Kocialkowski 	clock_twi_onoff(0, 1);
3486c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
3496c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
3506c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
3516c739c5dSPaul Kocialkowski 	clock_twi_onoff(0, 1);
3526c739c5dSPaul Kocialkowski #endif
3536c739c5dSPaul Kocialkowski #endif
3546c739c5dSPaul Kocialkowski 
3556c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C1_ENABLE
3566c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
3576c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
3586c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
3596c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
3606c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
3616c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
3626c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
3636c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
3646c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
3656c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
3666c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
3676c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
3686c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
3696c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
3706c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
3716c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
3726c739c5dSPaul Kocialkowski #endif
3736c739c5dSPaul Kocialkowski #endif
3746c739c5dSPaul Kocialkowski 
3756c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C2_ENABLE
3766c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
3776c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
3786c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
3796c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
3806c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
3816c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
3826c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
3836c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
3846c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
3856c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
3866c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
3876c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
3886c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
3896c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
3906c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
3916c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
3926c739c5dSPaul Kocialkowski #endif
3936c739c5dSPaul Kocialkowski #endif
3946c739c5dSPaul Kocialkowski 
3956c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C3_ENABLE
3966c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN6I)
3976c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
3986c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
3996c739c5dSPaul Kocialkowski 	clock_twi_onoff(3, 1);
4006c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN7I)
4016c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
4026c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
4036c739c5dSPaul Kocialkowski 	clock_twi_onoff(3, 1);
4046c739c5dSPaul Kocialkowski #endif
4056c739c5dSPaul Kocialkowski #endif
4066c739c5dSPaul Kocialkowski 
4076c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C4_ENABLE
4086c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN7I)
4096c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
4106c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
4116c739c5dSPaul Kocialkowski 	clock_twi_onoff(4, 1);
4126c739c5dSPaul Kocialkowski #endif
4136c739c5dSPaul Kocialkowski #endif
4146620377eSHans de Goede }
4156620377eSHans de Goede 
416cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD
417cba69eeeSIan Campbell void sunxi_board_init(void)
418cba69eeeSIan Campbell {
41914bc66bdSHenrik Nordstrom 	int power_failed = 0;
420cba69eeeSIan Campbell 	unsigned long ramsize;
421cba69eeeSIan Campbell 
42224289208SHans de Goede #ifdef CONFIG_AXP152_POWER
42324289208SHans de Goede 	power_failed = axp152_init();
42424289208SHans de Goede 	power_failed |= axp152_set_dcdc2(1400);
42524289208SHans de Goede 	power_failed |= axp152_set_dcdc3(1500);
42624289208SHans de Goede 	power_failed |= axp152_set_dcdc4(1250);
42724289208SHans de Goede 	power_failed |= axp152_set_ldo2(3000);
42824289208SHans de Goede #endif
42914bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER
43014bc66bdSHenrik Nordstrom 	power_failed |= axp209_init();
43114bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_dcdc2(1400);
43214bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_dcdc3(1250);
43314bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_ldo2(3000);
43414bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_ldo3(2800);
43514bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_ldo4(2800);
43614bc66bdSHenrik Nordstrom #endif
4375c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER
4385c7f10fdSOliver Schinagl 	power_failed = axp221_init();
4391262a85fSHans de Goede 	power_failed |= axp221_set_dcdc1(CONFIG_AXP221_DCDC1_VOLT);
440*7a0bbe64SHans de Goede 	power_failed |= axp221_set_dcdc2(CONFIG_AXP221_DCDC2_VOLT);
441d3a96f7aSHans de Goede 	power_failed |= axp221_set_dcdc3(1200); /* VDD-CPU */
442d3a96f7aSHans de Goede #ifdef CONFIG_MACH_SUN6I
443d3a96f7aSHans de Goede 	power_failed |= axp221_set_dcdc4(1200); /* A31:VDD-SYS */
444d3a96f7aSHans de Goede #else
445d3a96f7aSHans de Goede 	power_failed |= axp221_set_dcdc4(0);    /* A23:unused */
446d3a96f7aSHans de Goede #endif
447d3a96f7aSHans de Goede 	power_failed |= axp221_set_dcdc5(1500); /* VCC-DRAM */
4485c7f10fdSOliver Schinagl 	power_failed |= axp221_set_dldo1(CONFIG_AXP221_DLDO1_VOLT);
4495c7f10fdSOliver Schinagl 	power_failed |= axp221_set_dldo4(CONFIG_AXP221_DLDO4_VOLT);
4505c7f10fdSOliver Schinagl 	power_failed |= axp221_set_aldo1(CONFIG_AXP221_ALDO1_VOLT);
4515c7f10fdSOliver Schinagl 	power_failed |= axp221_set_aldo2(CONFIG_AXP221_ALDO2_VOLT);
4525c7f10fdSOliver Schinagl 	power_failed |= axp221_set_aldo3(CONFIG_AXP221_ALDO3_VOLT);
4536906df1aSSiarhei Siamashka 	power_failed |= axp221_set_eldo(3, CONFIG_AXP221_ELDO3_VOLT);
4545c7f10fdSOliver Schinagl #endif
45514bc66bdSHenrik Nordstrom 
456ad008299SKarol Gugala #ifdef CONFIG_SPL_NAND_SUNXI
457ad008299SKarol Gugala 	nand_pinmux_setup();
458ad008299SKarol Gugala 	nand_clock_setup();
459ad008299SKarol Gugala #endif
460ad008299SKarol Gugala 
461cba69eeeSIan Campbell 	printf("DRAM:");
462cba69eeeSIan Campbell 	ramsize = sunxi_dram_init();
463cba69eeeSIan Campbell 	printf(" %lu MiB\n", ramsize >> 20);
464cba69eeeSIan Campbell 	if (!ramsize)
465cba69eeeSIan Campbell 		hang();
46614bc66bdSHenrik Nordstrom 
46714bc66bdSHenrik Nordstrom 	/*
46814bc66bdSHenrik Nordstrom 	 * Only clock up the CPU to full speed if we are reasonably
46914bc66bdSHenrik Nordstrom 	 * assured it's being powered with suitable core voltage
47014bc66bdSHenrik Nordstrom 	 */
47114bc66bdSHenrik Nordstrom 	if (!power_failed)
472e71b422bSIain Paton 		clock_set_pll1(CONFIG_SYS_CLK_FREQ);
47314bc66bdSHenrik Nordstrom 	else
47414bc66bdSHenrik Nordstrom 		printf("Failed to set core voltage! Can't set CPU frequency\n");
475cba69eeeSIan Campbell }
476cba69eeeSIan Campbell #endif
477b41d7d05SJonathan Liu 
478f1df758dSPaul Kocialkowski #ifdef CONFIG_USB_GADGET
479f1df758dSPaul Kocialkowski int g_dnl_board_usb_cable_connected(void)
480f1df758dSPaul Kocialkowski {
4815bfdca0dSPaul Kocialkowski 	return sunxi_usb_phy_vbus_detect(0);
482f1df758dSPaul Kocialkowski }
483f1df758dSPaul Kocialkowski #endif
484f1df758dSPaul Kocialkowski 
4859f852211SPaul Kocialkowski #ifdef CONFIG_SERIAL_TAG
4869f852211SPaul Kocialkowski void get_board_serial(struct tag_serialnr *serialnr)
4879f852211SPaul Kocialkowski {
4889f852211SPaul Kocialkowski 	char *serial_string;
4899f852211SPaul Kocialkowski 	unsigned long long serial;
4909f852211SPaul Kocialkowski 
4919f852211SPaul Kocialkowski 	serial_string = getenv("serial#");
4929f852211SPaul Kocialkowski 
4939f852211SPaul Kocialkowski 	if (serial_string) {
4949f852211SPaul Kocialkowski 		serial = simple_strtoull(serial_string, NULL, 16);
4959f852211SPaul Kocialkowski 
4969f852211SPaul Kocialkowski 		serialnr->high = (unsigned int) (serial >> 32);
4979f852211SPaul Kocialkowski 		serialnr->low = (unsigned int) (serial & 0xffffffff);
4989f852211SPaul Kocialkowski 	} else {
4999f852211SPaul Kocialkowski 		serialnr->high = 0;
5009f852211SPaul Kocialkowski 		serialnr->low = 0;
5019f852211SPaul Kocialkowski 	}
5029f852211SPaul Kocialkowski }
5039f852211SPaul Kocialkowski #endif
5049f852211SPaul Kocialkowski 
505b41d7d05SJonathan Liu #ifdef CONFIG_MISC_INIT_R
506b41d7d05SJonathan Liu int misc_init_r(void)
507b41d7d05SJonathan Liu {
5088c816573SPaul Kocialkowski 	char serial_string[17] = { 0 };
509cac5b1ccSHans de Goede 	unsigned int sid[4];
510b41d7d05SJonathan Liu 	uint8_t mac_addr[6];
5118c816573SPaul Kocialkowski 	int ret;
512b41d7d05SJonathan Liu 
5138c816573SPaul Kocialkowski 	ret = sunxi_get_sid(sid);
5148c816573SPaul Kocialkowski 	if (ret == 0 && sid[0] != 0 && sid[3] != 0) {
5158c816573SPaul Kocialkowski 		if (!getenv("ethaddr")) {
5168c816573SPaul Kocialkowski 			/* Non OUI / registered MAC address */
5178c816573SPaul Kocialkowski 			mac_addr[0] = 0x02;
518cac5b1ccSHans de Goede 			mac_addr[1] = (sid[0] >>  0) & 0xff;
519cac5b1ccSHans de Goede 			mac_addr[2] = (sid[3] >> 24) & 0xff;
520cac5b1ccSHans de Goede 			mac_addr[3] = (sid[3] >> 16) & 0xff;
521cac5b1ccSHans de Goede 			mac_addr[4] = (sid[3] >>  8) & 0xff;
522cac5b1ccSHans de Goede 			mac_addr[5] = (sid[3] >>  0) & 0xff;
523b41d7d05SJonathan Liu 
524b41d7d05SJonathan Liu 			eth_setenv_enetaddr("ethaddr", mac_addr);
525b41d7d05SJonathan Liu 		}
526b41d7d05SJonathan Liu 
5278c816573SPaul Kocialkowski 		if (!getenv("serial#")) {
5288c816573SPaul Kocialkowski 			snprintf(serial_string, sizeof(serial_string),
5298c816573SPaul Kocialkowski 				"%08x%08x", sid[0], sid[3]);
5308c816573SPaul Kocialkowski 
5318c816573SPaul Kocialkowski 			setenv("serial#", serial_string);
5328c816573SPaul Kocialkowski 		}
5338c816573SPaul Kocialkowski 	}
5348c816573SPaul Kocialkowski 
5351871a8caSHans de Goede #ifndef CONFIG_MACH_SUN9I
536e13afeefSHans de Goede 	ret = sunxi_usb_phy_probe();
537e13afeefSHans de Goede 	if (ret)
538e13afeefSHans de Goede 		return ret;
5391871a8caSHans de Goede #endif
540d42faf31SHans de Goede 	sunxi_musb_board_init();
541d42faf31SHans de Goede 
542b41d7d05SJonathan Liu 	return 0;
543b41d7d05SJonathan Liu }
544b41d7d05SJonathan Liu #endif
5452d7a084bSLuc Verhaegen 
5462d7a084bSLuc Verhaegen #ifdef CONFIG_OF_BOARD_SETUP
5472d7a084bSLuc Verhaegen int ft_board_setup(void *blob, bd_t *bd)
5482d7a084bSLuc Verhaegen {
5492d7a084bSLuc Verhaegen #ifdef CONFIG_VIDEO_DT_SIMPLEFB
5502d7a084bSLuc Verhaegen 	return sunxi_simplefb_setup(blob);
5512d7a084bSLuc Verhaegen #endif
5522d7a084bSLuc Verhaegen }
5532d7a084bSLuc Verhaegen #endif /* CONFIG_OF_BOARD_SETUP */
554