1cba69eeeSIan Campbell /* 2cba69eeeSIan Campbell * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net> 3cba69eeeSIan Campbell * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net> 4cba69eeeSIan Campbell * 5cba69eeeSIan Campbell * (C) Copyright 2007-2011 6cba69eeeSIan Campbell * Allwinner Technology Co., Ltd. <www.allwinnertech.com> 7cba69eeeSIan Campbell * Tom Cubie <tangliang@allwinnertech.com> 8cba69eeeSIan Campbell * 9cba69eeeSIan Campbell * Some board init for the Allwinner A10-evb board. 10cba69eeeSIan Campbell * 11cba69eeeSIan Campbell * SPDX-License-Identifier: GPL-2.0+ 12cba69eeeSIan Campbell */ 13cba69eeeSIan Campbell 14cba69eeeSIan Campbell #include <common.h> 15e79c7c88SHans de Goede #include <mmc.h> 1624289208SHans de Goede #ifdef CONFIG_AXP152_POWER 1724289208SHans de Goede #include <axp152.h> 1824289208SHans de Goede #endif 1914bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER 2014bc66bdSHenrik Nordstrom #include <axp209.h> 2114bc66bdSHenrik Nordstrom #endif 225c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER 235c7f10fdSOliver Schinagl #include <axp221.h> 245c7f10fdSOliver Schinagl #endif 25cba69eeeSIan Campbell #include <asm/arch/clock.h> 26b41d7d05SJonathan Liu #include <asm/arch/cpu.h> 272d7a084bSLuc Verhaegen #include <asm/arch/display.h> 28cba69eeeSIan Campbell #include <asm/arch/dram.h> 29e24ea55cSIan Campbell #include <asm/arch/gpio.h> 30e24ea55cSIan Campbell #include <asm/arch/mmc.h> 31b41d7d05SJonathan Liu #include <asm/io.h> 32b41d7d05SJonathan Liu #include <net.h> 33cba69eeeSIan Campbell 34cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR; 35cba69eeeSIan Campbell 36cba69eeeSIan Campbell /* add board specific code here */ 37cba69eeeSIan Campbell int board_init(void) 38cba69eeeSIan Campbell { 39cba69eeeSIan Campbell int id_pfr1; 40cba69eeeSIan Campbell 41cba69eeeSIan Campbell gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100); 42cba69eeeSIan Campbell 43cba69eeeSIan Campbell asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1)); 44cba69eeeSIan Campbell debug("id_pfr1: 0x%08x\n", id_pfr1); 45cba69eeeSIan Campbell /* Generic Timer Extension available? */ 46cba69eeeSIan Campbell if ((id_pfr1 >> 16) & 0xf) { 47cba69eeeSIan Campbell debug("Setting CNTFRQ\n"); 48cba69eeeSIan Campbell /* CNTFRQ == 24 MHz */ 49cba69eeeSIan Campbell asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000)); 50cba69eeeSIan Campbell } 51cba69eeeSIan Campbell 52cba69eeeSIan Campbell return 0; 53cba69eeeSIan Campbell } 54cba69eeeSIan Campbell 55cba69eeeSIan Campbell int dram_init(void) 56cba69eeeSIan Campbell { 57cba69eeeSIan Campbell gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE); 58cba69eeeSIan Campbell 59cba69eeeSIan Campbell return 0; 60cba69eeeSIan Campbell } 61cba69eeeSIan Campbell 62e24ea55cSIan Campbell #ifdef CONFIG_GENERIC_MMC 63e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc) 64e24ea55cSIan Campbell { 65e24ea55cSIan Campbell unsigned int pin; 66e24ea55cSIan Campbell 67e24ea55cSIan Campbell switch (sdc) { 68e24ea55cSIan Campbell case 0: 69e24ea55cSIan Campbell /* D1-PF0, D0-PF1, CLK-PF2, CMD-PF3, D3-PF4, D4-PF5 */ 70e24ea55cSIan Campbell for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) { 71e24ea55cSIan Campbell sunxi_gpio_set_cfgpin(pin, SUNXI_GPF0_SDC0); 72e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 73e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 74e24ea55cSIan Campbell } 75e24ea55cSIan Campbell break; 76e24ea55cSIan Campbell 77e24ea55cSIan Campbell case 1: 78bbff84b3SHans de Goede /* CMD-PG3, CLK-PG4, D0~D3-PG5-8 */ 79bbff84b3SHans de Goede for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) { 80bbff84b3SHans de Goede sunxi_gpio_set_cfgpin(pin, SUN5I_GPG3_SDC1); 81e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 82e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 83e24ea55cSIan Campbell } 84e24ea55cSIan Campbell break; 85e24ea55cSIan Campbell 86e24ea55cSIan Campbell case 2: 87e24ea55cSIan Campbell /* CMD-PC6, CLK-PC7, D0-PC8, D1-PC9, D2-PC10, D3-PC11 */ 88e24ea55cSIan Campbell for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) { 89e24ea55cSIan Campbell sunxi_gpio_set_cfgpin(pin, SUNXI_GPC6_SDC2); 90e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 91e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 92e24ea55cSIan Campbell } 93e24ea55cSIan Campbell break; 94e24ea55cSIan Campbell 95e24ea55cSIan Campbell case 3: 96e24ea55cSIan Campbell /* CMD-PI4, CLK-PI5, D0~D3-PI6~9 : 2 */ 97e24ea55cSIan Campbell for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) { 98e24ea55cSIan Campbell sunxi_gpio_set_cfgpin(pin, SUN4I_GPI4_SDC3); 99e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 100e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 101e24ea55cSIan Campbell } 102e24ea55cSIan Campbell break; 103e24ea55cSIan Campbell 104e24ea55cSIan Campbell default: 105e24ea55cSIan Campbell printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc); 106e24ea55cSIan Campbell break; 107e24ea55cSIan Campbell } 108e24ea55cSIan Campbell } 109e24ea55cSIan Campbell 110e24ea55cSIan Campbell int board_mmc_init(bd_t *bis) 111e24ea55cSIan Campbell { 112e79c7c88SHans de Goede __maybe_unused struct mmc *mmc0, *mmc1; 113e79c7c88SHans de Goede __maybe_unused char buf[512]; 114e79c7c88SHans de Goede 115e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT); 116e79c7c88SHans de Goede mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT); 117e79c7c88SHans de Goede if (!mmc0) 118e79c7c88SHans de Goede return -1; 119e79c7c88SHans de Goede 1202ccfac01SHans de Goede #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1 121e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA); 122e79c7c88SHans de Goede mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA); 123e79c7c88SHans de Goede if (!mmc1) 124e79c7c88SHans de Goede return -1; 125e79c7c88SHans de Goede #endif 126e79c7c88SHans de Goede 127e79c7c88SHans de Goede #if CONFIG_MMC_SUNXI_SLOT == 0 && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2 128e79c7c88SHans de Goede /* 129e79c7c88SHans de Goede * Both mmc0 and mmc2 are bootable, figure out where we're booting 130e79c7c88SHans de Goede * from. Try mmc0 first, just like the brom does. 131e79c7c88SHans de Goede */ 132e79c7c88SHans de Goede if (mmc_getcd(mmc0) && mmc_init(mmc0) == 0 && 133e79c7c88SHans de Goede mmc0->block_dev.block_read(0, 16, 1, buf) == 1) { 134e79c7c88SHans de Goede buf[12] = 0; 135e79c7c88SHans de Goede if (strcmp(&buf[4], "eGON.BT0") == 0) 136e79c7c88SHans de Goede return 0; 137e79c7c88SHans de Goede } 138e79c7c88SHans de Goede 139e79c7c88SHans de Goede /* no bootable card in mmc0, so we must be booting from mmc2, swap */ 140e79c7c88SHans de Goede mmc0->block_dev.dev = 1; 141e79c7c88SHans de Goede mmc1->block_dev.dev = 0; 142e24ea55cSIan Campbell #endif 143e24ea55cSIan Campbell 144e24ea55cSIan Campbell return 0; 145e24ea55cSIan Campbell } 146e24ea55cSIan Campbell #endif 147e24ea55cSIan Campbell 1486620377eSHans de Goede void i2c_init_board(void) 1496620377eSHans de Goede { 1506620377eSHans de Goede sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUNXI_GPB0_TWI0); 1516620377eSHans de Goede sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUNXI_GPB0_TWI0); 1526620377eSHans de Goede clock_twi_onoff(0, 1); 1536620377eSHans de Goede } 1546620377eSHans de Goede 155cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD 156cba69eeeSIan Campbell void sunxi_board_init(void) 157cba69eeeSIan Campbell { 15814bc66bdSHenrik Nordstrom int power_failed = 0; 159cba69eeeSIan Campbell unsigned long ramsize; 160cba69eeeSIan Campbell 16124289208SHans de Goede #ifdef CONFIG_AXP152_POWER 16224289208SHans de Goede power_failed = axp152_init(); 16324289208SHans de Goede power_failed |= axp152_set_dcdc2(1400); 16424289208SHans de Goede power_failed |= axp152_set_dcdc3(1500); 16524289208SHans de Goede power_failed |= axp152_set_dcdc4(1250); 16624289208SHans de Goede power_failed |= axp152_set_ldo2(3000); 16724289208SHans de Goede #endif 16814bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER 16914bc66bdSHenrik Nordstrom power_failed |= axp209_init(); 17014bc66bdSHenrik Nordstrom power_failed |= axp209_set_dcdc2(1400); 17114bc66bdSHenrik Nordstrom power_failed |= axp209_set_dcdc3(1250); 17214bc66bdSHenrik Nordstrom power_failed |= axp209_set_ldo2(3000); 17314bc66bdSHenrik Nordstrom power_failed |= axp209_set_ldo3(2800); 17414bc66bdSHenrik Nordstrom power_failed |= axp209_set_ldo4(2800); 17514bc66bdSHenrik Nordstrom #endif 1765c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER 1775c7f10fdSOliver Schinagl power_failed = axp221_init(); 1781262a85fSHans de Goede power_failed |= axp221_set_dcdc1(CONFIG_AXP221_DCDC1_VOLT); 179d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc2(1200); /* A31:VDD-GPU, A23:VDD-SYS */ 180d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc3(1200); /* VDD-CPU */ 181d3a96f7aSHans de Goede #ifdef CONFIG_MACH_SUN6I 182d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc4(1200); /* A31:VDD-SYS */ 183d3a96f7aSHans de Goede #else 184d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc4(0); /* A23:unused */ 185d3a96f7aSHans de Goede #endif 186d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc5(1500); /* VCC-DRAM */ 1875c7f10fdSOliver Schinagl power_failed |= axp221_set_dldo1(CONFIG_AXP221_DLDO1_VOLT); 1885c7f10fdSOliver Schinagl power_failed |= axp221_set_dldo4(CONFIG_AXP221_DLDO4_VOLT); 1895c7f10fdSOliver Schinagl power_failed |= axp221_set_aldo1(CONFIG_AXP221_ALDO1_VOLT); 1905c7f10fdSOliver Schinagl power_failed |= axp221_set_aldo2(CONFIG_AXP221_ALDO2_VOLT); 1915c7f10fdSOliver Schinagl power_failed |= axp221_set_aldo3(CONFIG_AXP221_ALDO3_VOLT); 192*6906df1aSSiarhei Siamashka power_failed |= axp221_set_eldo(3, CONFIG_AXP221_ELDO3_VOLT); 1935c7f10fdSOliver Schinagl #endif 19414bc66bdSHenrik Nordstrom 195cba69eeeSIan Campbell printf("DRAM:"); 196cba69eeeSIan Campbell ramsize = sunxi_dram_init(); 197cba69eeeSIan Campbell printf(" %lu MiB\n", ramsize >> 20); 198cba69eeeSIan Campbell if (!ramsize) 199cba69eeeSIan Campbell hang(); 20014bc66bdSHenrik Nordstrom 20114bc66bdSHenrik Nordstrom /* 20214bc66bdSHenrik Nordstrom * Only clock up the CPU to full speed if we are reasonably 20314bc66bdSHenrik Nordstrom * assured it's being powered with suitable core voltage 20414bc66bdSHenrik Nordstrom */ 20514bc66bdSHenrik Nordstrom if (!power_failed) 20614bc66bdSHenrik Nordstrom clock_set_pll1(CONFIG_CLK_FULL_SPEED); 20714bc66bdSHenrik Nordstrom else 20814bc66bdSHenrik Nordstrom printf("Failed to set core voltage! Can't set CPU frequency\n"); 209cba69eeeSIan Campbell } 210cba69eeeSIan Campbell #endif 211b41d7d05SJonathan Liu 212b41d7d05SJonathan Liu #ifdef CONFIG_MISC_INIT_R 213b41d7d05SJonathan Liu int misc_init_r(void) 214b41d7d05SJonathan Liu { 215cac5b1ccSHans de Goede unsigned int sid[4]; 216b41d7d05SJonathan Liu 217cac5b1ccSHans de Goede if (!getenv("ethaddr") && sunxi_get_sid(sid) == 0 && 218cac5b1ccSHans de Goede sid[0] != 0 && sid[3] != 0) { 219b41d7d05SJonathan Liu uint8_t mac_addr[6]; 220b41d7d05SJonathan Liu 221b41d7d05SJonathan Liu mac_addr[0] = 0x02; /* Non OUI / registered MAC address */ 222cac5b1ccSHans de Goede mac_addr[1] = (sid[0] >> 0) & 0xff; 223cac5b1ccSHans de Goede mac_addr[2] = (sid[3] >> 24) & 0xff; 224cac5b1ccSHans de Goede mac_addr[3] = (sid[3] >> 16) & 0xff; 225cac5b1ccSHans de Goede mac_addr[4] = (sid[3] >> 8) & 0xff; 226cac5b1ccSHans de Goede mac_addr[5] = (sid[3] >> 0) & 0xff; 227b41d7d05SJonathan Liu 228b41d7d05SJonathan Liu eth_setenv_enetaddr("ethaddr", mac_addr); 229b41d7d05SJonathan Liu } 230b41d7d05SJonathan Liu 231b41d7d05SJonathan Liu return 0; 232b41d7d05SJonathan Liu } 233b41d7d05SJonathan Liu #endif 2342d7a084bSLuc Verhaegen 2352d7a084bSLuc Verhaegen #ifdef CONFIG_OF_BOARD_SETUP 2362d7a084bSLuc Verhaegen int ft_board_setup(void *blob, bd_t *bd) 2372d7a084bSLuc Verhaegen { 2382d7a084bSLuc Verhaegen #ifdef CONFIG_VIDEO_DT_SIMPLEFB 2392d7a084bSLuc Verhaegen return sunxi_simplefb_setup(blob); 2402d7a084bSLuc Verhaegen #endif 2412d7a084bSLuc Verhaegen } 2422d7a084bSLuc Verhaegen #endif /* CONFIG_OF_BOARD_SETUP */ 243