1cba69eeeSIan Campbell /* 2cba69eeeSIan Campbell * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net> 3cba69eeeSIan Campbell * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net> 4cba69eeeSIan Campbell * 5cba69eeeSIan Campbell * (C) Copyright 2007-2011 6cba69eeeSIan Campbell * Allwinner Technology Co., Ltd. <www.allwinnertech.com> 7cba69eeeSIan Campbell * Tom Cubie <tangliang@allwinnertech.com> 8cba69eeeSIan Campbell * 9cba69eeeSIan Campbell * Some board init for the Allwinner A10-evb board. 10cba69eeeSIan Campbell * 11cba69eeeSIan Campbell * SPDX-License-Identifier: GPL-2.0+ 12cba69eeeSIan Campbell */ 13cba69eeeSIan Campbell 14cba69eeeSIan Campbell #include <common.h> 15e79c7c88SHans de Goede #include <mmc.h> 1624289208SHans de Goede #ifdef CONFIG_AXP152_POWER 1724289208SHans de Goede #include <axp152.h> 1824289208SHans de Goede #endif 1914bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER 2014bc66bdSHenrik Nordstrom #include <axp209.h> 2114bc66bdSHenrik Nordstrom #endif 225c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER 235c7f10fdSOliver Schinagl #include <axp221.h> 245c7f10fdSOliver Schinagl #endif 25cba69eeeSIan Campbell #include <asm/arch/clock.h> 26b41d7d05SJonathan Liu #include <asm/arch/cpu.h> 272d7a084bSLuc Verhaegen #include <asm/arch/display.h> 28cba69eeeSIan Campbell #include <asm/arch/dram.h> 29e24ea55cSIan Campbell #include <asm/arch/gpio.h> 30e24ea55cSIan Campbell #include <asm/arch/mmc.h> 311a800f7aSHans de Goede #include <asm/arch/usbc.h> 32*4f7e01c9SHans de Goede #include <asm/gpio.h> 33b41d7d05SJonathan Liu #include <asm/io.h> 341a800f7aSHans de Goede #include <linux/usb/musb.h> 35b41d7d05SJonathan Liu #include <net.h> 36cba69eeeSIan Campbell 3755410089SHans de Goede #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD) 3855410089SHans de Goede /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */ 3955410089SHans de Goede int soft_i2c_gpio_sda; 4055410089SHans de Goede int soft_i2c_gpio_scl; 41*4f7e01c9SHans de Goede 42*4f7e01c9SHans de Goede static int soft_i2c_board_init(void) 43*4f7e01c9SHans de Goede { 44*4f7e01c9SHans de Goede int ret; 45*4f7e01c9SHans de Goede 46*4f7e01c9SHans de Goede soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA); 47*4f7e01c9SHans de Goede if (soft_i2c_gpio_sda < 0) { 48*4f7e01c9SHans de Goede printf("Error invalid soft i2c sda pin: '%s', err %d\n", 49*4f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda); 50*4f7e01c9SHans de Goede return soft_i2c_gpio_sda; 51*4f7e01c9SHans de Goede } 52*4f7e01c9SHans de Goede ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda"); 53*4f7e01c9SHans de Goede if (ret) { 54*4f7e01c9SHans de Goede printf("Error requesting soft i2c sda pin: '%s', err %d\n", 55*4f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret); 56*4f7e01c9SHans de Goede return ret; 57*4f7e01c9SHans de Goede } 58*4f7e01c9SHans de Goede 59*4f7e01c9SHans de Goede soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL); 60*4f7e01c9SHans de Goede if (soft_i2c_gpio_scl < 0) { 61*4f7e01c9SHans de Goede printf("Error invalid soft i2c scl pin: '%s', err %d\n", 62*4f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl); 63*4f7e01c9SHans de Goede return soft_i2c_gpio_scl; 64*4f7e01c9SHans de Goede } 65*4f7e01c9SHans de Goede ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl"); 66*4f7e01c9SHans de Goede if (ret) { 67*4f7e01c9SHans de Goede printf("Error requesting soft i2c scl pin: '%s', err %d\n", 68*4f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret); 69*4f7e01c9SHans de Goede return ret; 70*4f7e01c9SHans de Goede } 71*4f7e01c9SHans de Goede 72*4f7e01c9SHans de Goede return 0; 73*4f7e01c9SHans de Goede } 74*4f7e01c9SHans de Goede #else 75*4f7e01c9SHans de Goede static int soft_i2c_board_init(void) { return 0; } 7655410089SHans de Goede #endif 7755410089SHans de Goede 78cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR; 79cba69eeeSIan Campbell 80cba69eeeSIan Campbell /* add board specific code here */ 81cba69eeeSIan Campbell int board_init(void) 82cba69eeeSIan Campbell { 83cba69eeeSIan Campbell int id_pfr1; 84cba69eeeSIan Campbell 85cba69eeeSIan Campbell gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100); 86cba69eeeSIan Campbell 87cba69eeeSIan Campbell asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1)); 88cba69eeeSIan Campbell debug("id_pfr1: 0x%08x\n", id_pfr1); 89cba69eeeSIan Campbell /* Generic Timer Extension available? */ 90cba69eeeSIan Campbell if ((id_pfr1 >> 16) & 0xf) { 91cba69eeeSIan Campbell debug("Setting CNTFRQ\n"); 92cba69eeeSIan Campbell /* CNTFRQ == 24 MHz */ 93cba69eeeSIan Campbell asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000)); 94cba69eeeSIan Campbell } 95cba69eeeSIan Campbell 96*4f7e01c9SHans de Goede /* Uses dm gpio code so do this here and not in i2c_init_board() */ 97*4f7e01c9SHans de Goede return soft_i2c_board_init(); 98cba69eeeSIan Campbell } 99cba69eeeSIan Campbell 100cba69eeeSIan Campbell int dram_init(void) 101cba69eeeSIan Campbell { 102cba69eeeSIan Campbell gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE); 103cba69eeeSIan Campbell 104cba69eeeSIan Campbell return 0; 105cba69eeeSIan Campbell } 106cba69eeeSIan Campbell 107e24ea55cSIan Campbell #ifdef CONFIG_GENERIC_MMC 108e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc) 109e24ea55cSIan Campbell { 110e24ea55cSIan Campbell unsigned int pin; 1118deacca9SPaul Kocialkowski __maybe_unused int pins; 112e24ea55cSIan Campbell 113e24ea55cSIan Campbell switch (sdc) { 114e24ea55cSIan Campbell case 0: 1158deacca9SPaul Kocialkowski /* SDC0: PF0-PF5 */ 116e24ea55cSIan Campbell for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) { 117487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0); 118e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 119e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 120e24ea55cSIan Campbell } 121e24ea55cSIan Campbell break; 122e24ea55cSIan Campbell 123e24ea55cSIan Campbell case 1: 1248deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS); 1258deacca9SPaul Kocialkowski 1268deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 1278deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_H) { 1288deacca9SPaul Kocialkowski /* SDC1: PH22-PH-27 */ 1298deacca9SPaul Kocialkowski for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) { 1308deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1); 1318deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 1328deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 1338deacca9SPaul Kocialkowski } 1348deacca9SPaul Kocialkowski } else { 1358deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 1368deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 1378deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1); 1388deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 1398deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 1408deacca9SPaul Kocialkowski } 1418deacca9SPaul Kocialkowski } 1428deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 1438deacca9SPaul Kocialkowski /* SDC1: PG3-PG8 */ 144bbff84b3SHans de Goede for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) { 145487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1); 146e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 147e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 148e24ea55cSIan Campbell } 1498deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 1508deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 1518deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 1528deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1); 1538deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 1548deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 1558deacca9SPaul Kocialkowski } 1568deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 1578deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_D) { 1588deacca9SPaul Kocialkowski /* SDC1: PD2-PD7 */ 1598deacca9SPaul Kocialkowski for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) { 1608deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1); 1618deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 1628deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 1638deacca9SPaul Kocialkowski } 1648deacca9SPaul Kocialkowski } else { 1658deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 1668deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 1678deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1); 1688deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 1698deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 1708deacca9SPaul Kocialkowski } 1718deacca9SPaul Kocialkowski } 1728deacca9SPaul Kocialkowski #endif 173e24ea55cSIan Campbell break; 174e24ea55cSIan Campbell 175e24ea55cSIan Campbell case 2: 1768deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS); 1778deacca9SPaul Kocialkowski 1788deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 1798deacca9SPaul Kocialkowski /* SDC2: PC6-PC11 */ 180e24ea55cSIan Campbell for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) { 181487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 182e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 183e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 184e24ea55cSIan Campbell } 1858deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 1868deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_E) { 1878deacca9SPaul Kocialkowski /* SDC2: PE4-PE9 */ 1888deacca9SPaul Kocialkowski for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) { 1898deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2); 190e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 191e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 192e24ea55cSIan Campbell } 1938deacca9SPaul Kocialkowski } else { 1948deacca9SPaul Kocialkowski /* SDC2: PC6-PC15 */ 1958deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 1968deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 1978deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 1988deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 1998deacca9SPaul Kocialkowski } 2008deacca9SPaul Kocialkowski } 2018deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 2028deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_A) { 2038deacca9SPaul Kocialkowski /* SDC2: PA9-PA14 */ 2048deacca9SPaul Kocialkowski for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) { 2058deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2); 2068deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2078deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2088deacca9SPaul Kocialkowski } 2098deacca9SPaul Kocialkowski } else { 2108deacca9SPaul Kocialkowski /* SDC2: PC6-PC15, PC24 */ 2118deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 2128deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 2138deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2148deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2158deacca9SPaul Kocialkowski } 2168deacca9SPaul Kocialkowski 2178deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2); 2188deacca9SPaul Kocialkowski sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 2198deacca9SPaul Kocialkowski sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 2208deacca9SPaul Kocialkowski } 2218deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 2228deacca9SPaul Kocialkowski /* SDC2: PC5-PC6, PC8-PC16 */ 2238deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) { 2248deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 2258deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2268deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2278deacca9SPaul Kocialkowski } 2288deacca9SPaul Kocialkowski 2298deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) { 2308deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 2318deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2328deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2338deacca9SPaul Kocialkowski } 2348deacca9SPaul Kocialkowski #endif 2358deacca9SPaul Kocialkowski break; 2368deacca9SPaul Kocialkowski 2378deacca9SPaul Kocialkowski case 3: 2388deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS); 2398deacca9SPaul Kocialkowski 2408deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 2418deacca9SPaul Kocialkowski /* SDC3: PI4-PI9 */ 2428deacca9SPaul Kocialkowski for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) { 2438deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3); 2448deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2458deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2468deacca9SPaul Kocialkowski } 2478deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 2488deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_A) { 2498deacca9SPaul Kocialkowski /* SDC3: PA9-PA14 */ 2508deacca9SPaul Kocialkowski for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) { 2518deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3); 2528deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2538deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2548deacca9SPaul Kocialkowski } 2558deacca9SPaul Kocialkowski } else { 2568deacca9SPaul Kocialkowski /* SDC3: PC6-PC15, PC24 */ 2578deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 2588deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3); 2598deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 2608deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 2618deacca9SPaul Kocialkowski } 2628deacca9SPaul Kocialkowski 2638deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3); 2648deacca9SPaul Kocialkowski sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 2658deacca9SPaul Kocialkowski sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 2668deacca9SPaul Kocialkowski } 2678deacca9SPaul Kocialkowski #endif 268e24ea55cSIan Campbell break; 269e24ea55cSIan Campbell 270e24ea55cSIan Campbell default: 271e24ea55cSIan Campbell printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc); 272e24ea55cSIan Campbell break; 273e24ea55cSIan Campbell } 274e24ea55cSIan Campbell } 275e24ea55cSIan Campbell 276e24ea55cSIan Campbell int board_mmc_init(bd_t *bis) 277e24ea55cSIan Campbell { 278e79c7c88SHans de Goede __maybe_unused struct mmc *mmc0, *mmc1; 279e79c7c88SHans de Goede __maybe_unused char buf[512]; 280e79c7c88SHans de Goede 281e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT); 282e79c7c88SHans de Goede mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT); 283e79c7c88SHans de Goede if (!mmc0) 284e79c7c88SHans de Goede return -1; 285e79c7c88SHans de Goede 2862ccfac01SHans de Goede #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1 287e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA); 288e79c7c88SHans de Goede mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA); 289e79c7c88SHans de Goede if (!mmc1) 290e79c7c88SHans de Goede return -1; 291e79c7c88SHans de Goede #endif 292e79c7c88SHans de Goede 293e79c7c88SHans de Goede #if CONFIG_MMC_SUNXI_SLOT == 0 && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2 294e79c7c88SHans de Goede /* 295e79c7c88SHans de Goede * Both mmc0 and mmc2 are bootable, figure out where we're booting 296e79c7c88SHans de Goede * from. Try mmc0 first, just like the brom does. 297e79c7c88SHans de Goede */ 298e79c7c88SHans de Goede if (mmc_getcd(mmc0) && mmc_init(mmc0) == 0 && 299e79c7c88SHans de Goede mmc0->block_dev.block_read(0, 16, 1, buf) == 1) { 300e79c7c88SHans de Goede buf[12] = 0; 301e79c7c88SHans de Goede if (strcmp(&buf[4], "eGON.BT0") == 0) 302e79c7c88SHans de Goede return 0; 303e79c7c88SHans de Goede } 304e79c7c88SHans de Goede 305e79c7c88SHans de Goede /* no bootable card in mmc0, so we must be booting from mmc2, swap */ 306e79c7c88SHans de Goede mmc0->block_dev.dev = 1; 307e79c7c88SHans de Goede mmc1->block_dev.dev = 0; 308e24ea55cSIan Campbell #endif 309e24ea55cSIan Campbell 310e24ea55cSIan Campbell return 0; 311e24ea55cSIan Campbell } 312e24ea55cSIan Campbell #endif 313e24ea55cSIan Campbell 3146620377eSHans de Goede void i2c_init_board(void) 3156620377eSHans de Goede { 3166c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C0_ENABLE 3176c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I) 3186c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0); 3196c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0); 3206620377eSHans de Goede clock_twi_onoff(0, 1); 3216c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 3226c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0); 3236c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0); 3246c739c5dSPaul Kocialkowski clock_twi_onoff(0, 1); 3256c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 3266c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0); 3276c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0); 3286c739c5dSPaul Kocialkowski clock_twi_onoff(0, 1); 3296c739c5dSPaul Kocialkowski #endif 3306c739c5dSPaul Kocialkowski #endif 3316c739c5dSPaul Kocialkowski 3326c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C1_ENABLE 3336c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 3346c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1); 3356c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1); 3366c739c5dSPaul Kocialkowski clock_twi_onoff(1, 1); 3376c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 3386c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1); 3396c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1); 3406c739c5dSPaul Kocialkowski clock_twi_onoff(1, 1); 3416c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 3426c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1); 3436c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1); 3446c739c5dSPaul Kocialkowski clock_twi_onoff(1, 1); 3456c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 3466c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1); 3476c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1); 3486c739c5dSPaul Kocialkowski clock_twi_onoff(1, 1); 3496c739c5dSPaul Kocialkowski #endif 3506c739c5dSPaul Kocialkowski #endif 3516c739c5dSPaul Kocialkowski 3526c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C2_ENABLE 3536c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 3546c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2); 3556c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2); 3566c739c5dSPaul Kocialkowski clock_twi_onoff(2, 1); 3576c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 3586c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2); 3596c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2); 3606c739c5dSPaul Kocialkowski clock_twi_onoff(2, 1); 3616c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 3626c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2); 3636c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2); 3646c739c5dSPaul Kocialkowski clock_twi_onoff(2, 1); 3656c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 3666c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2); 3676c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2); 3686c739c5dSPaul Kocialkowski clock_twi_onoff(2, 1); 3696c739c5dSPaul Kocialkowski #endif 3706c739c5dSPaul Kocialkowski #endif 3716c739c5dSPaul Kocialkowski 3726c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C3_ENABLE 3736c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN6I) 3746c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3); 3756c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3); 3766c739c5dSPaul Kocialkowski clock_twi_onoff(3, 1); 3776c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN7I) 3786c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3); 3796c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3); 3806c739c5dSPaul Kocialkowski clock_twi_onoff(3, 1); 3816c739c5dSPaul Kocialkowski #endif 3826c739c5dSPaul Kocialkowski #endif 3836c739c5dSPaul Kocialkowski 3846c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C4_ENABLE 3856c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN7I) 3866c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4); 3876c739c5dSPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4); 3886c739c5dSPaul Kocialkowski clock_twi_onoff(4, 1); 3896c739c5dSPaul Kocialkowski #endif 3906c739c5dSPaul Kocialkowski #endif 3916620377eSHans de Goede } 3926620377eSHans de Goede 393cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD 394cba69eeeSIan Campbell void sunxi_board_init(void) 395cba69eeeSIan Campbell { 39614bc66bdSHenrik Nordstrom int power_failed = 0; 397cba69eeeSIan Campbell unsigned long ramsize; 398cba69eeeSIan Campbell 39924289208SHans de Goede #ifdef CONFIG_AXP152_POWER 40024289208SHans de Goede power_failed = axp152_init(); 40124289208SHans de Goede power_failed |= axp152_set_dcdc2(1400); 40224289208SHans de Goede power_failed |= axp152_set_dcdc3(1500); 40324289208SHans de Goede power_failed |= axp152_set_dcdc4(1250); 40424289208SHans de Goede power_failed |= axp152_set_ldo2(3000); 40524289208SHans de Goede #endif 40614bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER 40714bc66bdSHenrik Nordstrom power_failed |= axp209_init(); 40814bc66bdSHenrik Nordstrom power_failed |= axp209_set_dcdc2(1400); 40914bc66bdSHenrik Nordstrom power_failed |= axp209_set_dcdc3(1250); 41014bc66bdSHenrik Nordstrom power_failed |= axp209_set_ldo2(3000); 41114bc66bdSHenrik Nordstrom power_failed |= axp209_set_ldo3(2800); 41214bc66bdSHenrik Nordstrom power_failed |= axp209_set_ldo4(2800); 41314bc66bdSHenrik Nordstrom #endif 4145c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER 4155c7f10fdSOliver Schinagl power_failed = axp221_init(); 4161262a85fSHans de Goede power_failed |= axp221_set_dcdc1(CONFIG_AXP221_DCDC1_VOLT); 417d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc2(1200); /* A31:VDD-GPU, A23:VDD-SYS */ 418d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc3(1200); /* VDD-CPU */ 419d3a96f7aSHans de Goede #ifdef CONFIG_MACH_SUN6I 420d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc4(1200); /* A31:VDD-SYS */ 421d3a96f7aSHans de Goede #else 422d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc4(0); /* A23:unused */ 423d3a96f7aSHans de Goede #endif 424d3a96f7aSHans de Goede power_failed |= axp221_set_dcdc5(1500); /* VCC-DRAM */ 4255c7f10fdSOliver Schinagl power_failed |= axp221_set_dldo1(CONFIG_AXP221_DLDO1_VOLT); 4265c7f10fdSOliver Schinagl power_failed |= axp221_set_dldo4(CONFIG_AXP221_DLDO4_VOLT); 4275c7f10fdSOliver Schinagl power_failed |= axp221_set_aldo1(CONFIG_AXP221_ALDO1_VOLT); 4285c7f10fdSOliver Schinagl power_failed |= axp221_set_aldo2(CONFIG_AXP221_ALDO2_VOLT); 4295c7f10fdSOliver Schinagl power_failed |= axp221_set_aldo3(CONFIG_AXP221_ALDO3_VOLT); 4306906df1aSSiarhei Siamashka power_failed |= axp221_set_eldo(3, CONFIG_AXP221_ELDO3_VOLT); 4315c7f10fdSOliver Schinagl #endif 43214bc66bdSHenrik Nordstrom 433cba69eeeSIan Campbell printf("DRAM:"); 434cba69eeeSIan Campbell ramsize = sunxi_dram_init(); 435cba69eeeSIan Campbell printf(" %lu MiB\n", ramsize >> 20); 436cba69eeeSIan Campbell if (!ramsize) 437cba69eeeSIan Campbell hang(); 43814bc66bdSHenrik Nordstrom 43914bc66bdSHenrik Nordstrom /* 44014bc66bdSHenrik Nordstrom * Only clock up the CPU to full speed if we are reasonably 44114bc66bdSHenrik Nordstrom * assured it's being powered with suitable core voltage 44214bc66bdSHenrik Nordstrom */ 44314bc66bdSHenrik Nordstrom if (!power_failed) 444e71b422bSIain Paton clock_set_pll1(CONFIG_SYS_CLK_FREQ); 44514bc66bdSHenrik Nordstrom else 44614bc66bdSHenrik Nordstrom printf("Failed to set core voltage! Can't set CPU frequency\n"); 447cba69eeeSIan Campbell } 448cba69eeeSIan Campbell #endif 449b41d7d05SJonathan Liu 4501a800f7aSHans de Goede #if defined(CONFIG_MUSB_HOST) || defined(CONFIG_MUSB_GADGET) 4511a800f7aSHans de Goede static struct musb_hdrc_config musb_config = { 4521a800f7aSHans de Goede .multipoint = 1, 4531a800f7aSHans de Goede .dyn_fifo = 1, 4541a800f7aSHans de Goede .num_eps = 6, 4551a800f7aSHans de Goede .ram_bits = 11, 4561a800f7aSHans de Goede }; 4571a800f7aSHans de Goede 4581a800f7aSHans de Goede static struct musb_hdrc_platform_data musb_plat = { 4591a800f7aSHans de Goede #if defined(CONFIG_MUSB_HOST) 4601a800f7aSHans de Goede .mode = MUSB_HOST, 4611a800f7aSHans de Goede #else 4621a800f7aSHans de Goede .mode = MUSB_PERIPHERAL, 4631a800f7aSHans de Goede #endif 4641a800f7aSHans de Goede .config = &musb_config, 4651a800f7aSHans de Goede .power = 250, 4661a800f7aSHans de Goede .platform_ops = &sunxi_musb_ops, 4671a800f7aSHans de Goede }; 4681a800f7aSHans de Goede #endif 4691a800f7aSHans de Goede 470f1df758dSPaul Kocialkowski #ifdef CONFIG_USB_GADGET 471f1df758dSPaul Kocialkowski int g_dnl_board_usb_cable_connected(void) 472f1df758dSPaul Kocialkowski { 473f1df758dSPaul Kocialkowski return sunxi_usbc_vbus_detect(0); 474f1df758dSPaul Kocialkowski } 475f1df758dSPaul Kocialkowski #endif 476f1df758dSPaul Kocialkowski 477b41d7d05SJonathan Liu #ifdef CONFIG_MISC_INIT_R 478b41d7d05SJonathan Liu int misc_init_r(void) 479b41d7d05SJonathan Liu { 4808c816573SPaul Kocialkowski char serial_string[17] = { 0 }; 481cac5b1ccSHans de Goede unsigned int sid[4]; 482b41d7d05SJonathan Liu uint8_t mac_addr[6]; 4838c816573SPaul Kocialkowski int ret; 484b41d7d05SJonathan Liu 4858c816573SPaul Kocialkowski ret = sunxi_get_sid(sid); 4868c816573SPaul Kocialkowski if (ret == 0 && sid[0] != 0 && sid[3] != 0) { 4878c816573SPaul Kocialkowski if (!getenv("ethaddr")) { 4888c816573SPaul Kocialkowski /* Non OUI / registered MAC address */ 4898c816573SPaul Kocialkowski mac_addr[0] = 0x02; 490cac5b1ccSHans de Goede mac_addr[1] = (sid[0] >> 0) & 0xff; 491cac5b1ccSHans de Goede mac_addr[2] = (sid[3] >> 24) & 0xff; 492cac5b1ccSHans de Goede mac_addr[3] = (sid[3] >> 16) & 0xff; 493cac5b1ccSHans de Goede mac_addr[4] = (sid[3] >> 8) & 0xff; 494cac5b1ccSHans de Goede mac_addr[5] = (sid[3] >> 0) & 0xff; 495b41d7d05SJonathan Liu 496b41d7d05SJonathan Liu eth_setenv_enetaddr("ethaddr", mac_addr); 497b41d7d05SJonathan Liu } 498b41d7d05SJonathan Liu 4998c816573SPaul Kocialkowski if (!getenv("serial#")) { 5008c816573SPaul Kocialkowski snprintf(serial_string, sizeof(serial_string), 5018c816573SPaul Kocialkowski "%08x%08x", sid[0], sid[3]); 5028c816573SPaul Kocialkowski 5038c816573SPaul Kocialkowski setenv("serial#", serial_string); 5048c816573SPaul Kocialkowski } 5058c816573SPaul Kocialkowski } 5068c816573SPaul Kocialkowski 5071a800f7aSHans de Goede #if defined(CONFIG_MUSB_HOST) || defined(CONFIG_MUSB_GADGET) 5081a800f7aSHans de Goede musb_register(&musb_plat, NULL, (void *)SUNXI_USB0_BASE); 5091a800f7aSHans de Goede #endif 510b41d7d05SJonathan Liu return 0; 511b41d7d05SJonathan Liu } 512b41d7d05SJonathan Liu #endif 5132d7a084bSLuc Verhaegen 5142d7a084bSLuc Verhaegen #ifdef CONFIG_OF_BOARD_SETUP 5152d7a084bSLuc Verhaegen int ft_board_setup(void *blob, bd_t *bd) 5162d7a084bSLuc Verhaegen { 5172d7a084bSLuc Verhaegen #ifdef CONFIG_VIDEO_DT_SIMPLEFB 5182d7a084bSLuc Verhaegen return sunxi_simplefb_setup(blob); 5192d7a084bSLuc Verhaegen #endif 5202d7a084bSLuc Verhaegen } 5212d7a084bSLuc Verhaegen #endif /* CONFIG_OF_BOARD_SETUP */ 522