xref: /rk3399_rockchip-uboot/board/sunxi/board.c (revision 3f8ea3b06eaf7c9e2456058bcbde32461e73aeb7)
1cba69eeeSIan Campbell /*
2cba69eeeSIan Campbell  * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
3cba69eeeSIan Campbell  * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
4cba69eeeSIan Campbell  *
5cba69eeeSIan Campbell  * (C) Copyright 2007-2011
6cba69eeeSIan Campbell  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7cba69eeeSIan Campbell  * Tom Cubie <tangliang@allwinnertech.com>
8cba69eeeSIan Campbell  *
9cba69eeeSIan Campbell  * Some board init for the Allwinner A10-evb board.
10cba69eeeSIan Campbell  *
11cba69eeeSIan Campbell  * SPDX-License-Identifier:	GPL-2.0+
12cba69eeeSIan Campbell  */
13cba69eeeSIan Campbell 
14cba69eeeSIan Campbell #include <common.h>
15e79c7c88SHans de Goede #include <mmc.h>
166944aff1SHans de Goede #include <axp_pmic.h>
17cba69eeeSIan Campbell #include <asm/arch/clock.h>
18b41d7d05SJonathan Liu #include <asm/arch/cpu.h>
192d7a084bSLuc Verhaegen #include <asm/arch/display.h>
20cba69eeeSIan Campbell #include <asm/arch/dram.h>
21e24ea55cSIan Campbell #include <asm/arch/gpio.h>
22e24ea55cSIan Campbell #include <asm/arch/mmc.h>
234a8c7c1fSHans de Goede #include <asm/arch/spl.h>
242aacc423SHans de Goede #include <asm/arch/usb_phy.h>
25d96ebc46SSiarhei Siamashka #ifndef CONFIG_ARM64
26d96ebc46SSiarhei Siamashka #include <asm/armv7.h>
27d96ebc46SSiarhei Siamashka #endif
284f7e01c9SHans de Goede #include <asm/gpio.h>
29b41d7d05SJonathan Liu #include <asm/io.h>
30*3f8ea3b0SHans de Goede #include <crc.h>
314a8c7c1fSHans de Goede #include <environment.h>
32f221961eSHans de Goede #include <libfdt.h>
33f62bfa56SHans de Goede #include <nand.h>
34b41d7d05SJonathan Liu #include <net.h>
350d8382aeSJelle van der Waa #include <sy8106a.h>
36cba69eeeSIan Campbell 
3755410089SHans de Goede #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
3855410089SHans de Goede /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
3955410089SHans de Goede int soft_i2c_gpio_sda;
4055410089SHans de Goede int soft_i2c_gpio_scl;
414f7e01c9SHans de Goede 
424f7e01c9SHans de Goede static int soft_i2c_board_init(void)
434f7e01c9SHans de Goede {
444f7e01c9SHans de Goede 	int ret;
454f7e01c9SHans de Goede 
464f7e01c9SHans de Goede 	soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
474f7e01c9SHans de Goede 	if (soft_i2c_gpio_sda < 0) {
484f7e01c9SHans de Goede 		printf("Error invalid soft i2c sda pin: '%s', err %d\n",
494f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
504f7e01c9SHans de Goede 		return soft_i2c_gpio_sda;
514f7e01c9SHans de Goede 	}
524f7e01c9SHans de Goede 	ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
534f7e01c9SHans de Goede 	if (ret) {
544f7e01c9SHans de Goede 		printf("Error requesting soft i2c sda pin: '%s', err %d\n",
554f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
564f7e01c9SHans de Goede 		return ret;
574f7e01c9SHans de Goede 	}
584f7e01c9SHans de Goede 
594f7e01c9SHans de Goede 	soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
604f7e01c9SHans de Goede 	if (soft_i2c_gpio_scl < 0) {
614f7e01c9SHans de Goede 		printf("Error invalid soft i2c scl pin: '%s', err %d\n",
624f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
634f7e01c9SHans de Goede 		return soft_i2c_gpio_scl;
644f7e01c9SHans de Goede 	}
654f7e01c9SHans de Goede 	ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
664f7e01c9SHans de Goede 	if (ret) {
674f7e01c9SHans de Goede 		printf("Error requesting soft i2c scl pin: '%s', err %d\n",
684f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
694f7e01c9SHans de Goede 		return ret;
704f7e01c9SHans de Goede 	}
714f7e01c9SHans de Goede 
724f7e01c9SHans de Goede 	return 0;
734f7e01c9SHans de Goede }
744f7e01c9SHans de Goede #else
754f7e01c9SHans de Goede static int soft_i2c_board_init(void) { return 0; }
7655410089SHans de Goede #endif
7755410089SHans de Goede 
78cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR;
79cba69eeeSIan Campbell 
80cba69eeeSIan Campbell /* add board specific code here */
81cba69eeeSIan Campbell int board_init(void)
82cba69eeeSIan Campbell {
83d96ebc46SSiarhei Siamashka 	__maybe_unused int id_pfr1, ret;
84cba69eeeSIan Campbell 
85cba69eeeSIan Campbell 	gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
86cba69eeeSIan Campbell 
87d96ebc46SSiarhei Siamashka #ifndef CONFIG_ARM64
88cba69eeeSIan Campbell 	asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
89cba69eeeSIan Campbell 	debug("id_pfr1: 0x%08x\n", id_pfr1);
90cba69eeeSIan Campbell 	/* Generic Timer Extension available? */
91d96ebc46SSiarhei Siamashka 	if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
92d96ebc46SSiarhei Siamashka 		uint32_t freq;
93d96ebc46SSiarhei Siamashka 
94cba69eeeSIan Campbell 		debug("Setting CNTFRQ\n");
95d96ebc46SSiarhei Siamashka 
96d96ebc46SSiarhei Siamashka 		/*
97d96ebc46SSiarhei Siamashka 		 * CNTFRQ is a secure register, so we will crash if we try to
98d96ebc46SSiarhei Siamashka 		 * write this from the non-secure world (read is OK, though).
99d96ebc46SSiarhei Siamashka 		 * In case some bootcode has already set the correct value,
100d96ebc46SSiarhei Siamashka 		 * we avoid the risk of writing to it.
101d96ebc46SSiarhei Siamashka 		 */
102d96ebc46SSiarhei Siamashka 		asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
103d96ebc46SSiarhei Siamashka 		if (freq != CONFIG_TIMER_CLK_FREQ) {
104d96ebc46SSiarhei Siamashka 			debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
105d96ebc46SSiarhei Siamashka 			      freq, CONFIG_TIMER_CLK_FREQ);
106d96ebc46SSiarhei Siamashka #ifdef CONFIG_NON_SECURE
107d96ebc46SSiarhei Siamashka 			printf("arch timer frequency is wrong, but cannot adjust it\n");
108d96ebc46SSiarhei Siamashka #else
109d96ebc46SSiarhei Siamashka 			asm volatile("mcr p15, 0, %0, c14, c0, 0"
110d96ebc46SSiarhei Siamashka 				     : : "r"(CONFIG_TIMER_CLK_FREQ));
111d96ebc46SSiarhei Siamashka #endif
112cba69eeeSIan Campbell 		}
113d96ebc46SSiarhei Siamashka 	}
114d96ebc46SSiarhei Siamashka #endif /* !CONFIG_ARM64 */
115cba69eeeSIan Campbell 
1162fcf033dSHans de Goede 	ret = axp_gpio_init();
1172fcf033dSHans de Goede 	if (ret)
1182fcf033dSHans de Goede 		return ret;
1192fcf033dSHans de Goede 
1209fbb0c3aSHans de Goede #ifdef CONFIG_SATAPWR
1219fbb0c3aSHans de Goede 	gpio_request(CONFIG_SATAPWR, "satapwr");
1229fbb0c3aSHans de Goede 	gpio_direction_output(CONFIG_SATAPWR, 1);
1239fbb0c3aSHans de Goede #endif
124fc8991c6SHans de Goede #ifdef CONFIG_MACPWR
125fc8991c6SHans de Goede 	gpio_request(CONFIG_MACPWR, "macpwr");
126fc8991c6SHans de Goede 	gpio_direction_output(CONFIG_MACPWR, 1);
127fc8991c6SHans de Goede #endif
128fc8991c6SHans de Goede 
1294f7e01c9SHans de Goede 	/* Uses dm gpio code so do this here and not in i2c_init_board() */
1304f7e01c9SHans de Goede 	return soft_i2c_board_init();
131cba69eeeSIan Campbell }
132cba69eeeSIan Campbell 
133cba69eeeSIan Campbell int dram_init(void)
134cba69eeeSIan Campbell {
135cba69eeeSIan Campbell 	gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
136cba69eeeSIan Campbell 
137cba69eeeSIan Campbell 	return 0;
138cba69eeeSIan Campbell }
139cba69eeeSIan Campbell 
1404ccae81cSBoris Brezillon #if defined(CONFIG_NAND_SUNXI)
141ad008299SKarol Gugala static void nand_pinmux_setup(void)
142ad008299SKarol Gugala {
143ad008299SKarol Gugala 	unsigned int pin;
144022a99d8SHans de Goede 
145022a99d8SHans de Goede 	for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
146ad008299SKarol Gugala 		sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
147ad008299SKarol Gugala 
148022a99d8SHans de Goede #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
149022a99d8SHans de Goede 	for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
150ad008299SKarol Gugala 		sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
151022a99d8SHans de Goede #endif
152022a99d8SHans de Goede 	/* sun4i / sun7i do have a PC23, but it is not used for nand,
153022a99d8SHans de Goede 	 * only sun7i has a PC24 */
154022a99d8SHans de Goede #ifdef CONFIG_MACH_SUN7I
155ad008299SKarol Gugala 	sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
156022a99d8SHans de Goede #endif
157ad008299SKarol Gugala }
158ad008299SKarol Gugala 
159ad008299SKarol Gugala static void nand_clock_setup(void)
160ad008299SKarol Gugala {
161ad008299SKarol Gugala 	struct sunxi_ccm_reg *const ccm =
162ad008299SKarol Gugala 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
16331c21471SHans de Goede 
164ad008299SKarol Gugala 	setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
16531c21471SHans de Goede #ifdef CONFIG_MACH_SUN9I
16631c21471SHans de Goede 	setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
16731c21471SHans de Goede #else
16831c21471SHans de Goede 	setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
16931c21471SHans de Goede #endif
170ad008299SKarol Gugala 	setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
171ad008299SKarol Gugala }
172f62bfa56SHans de Goede 
173f62bfa56SHans de Goede void board_nand_init(void)
174f62bfa56SHans de Goede {
175f62bfa56SHans de Goede 	nand_pinmux_setup();
176f62bfa56SHans de Goede 	nand_clock_setup();
1774ccae81cSBoris Brezillon #ifndef CONFIG_SPL_BUILD
1784ccae81cSBoris Brezillon 	sunxi_nand_init();
1794ccae81cSBoris Brezillon #endif
180f62bfa56SHans de Goede }
181ad008299SKarol Gugala #endif
182ad008299SKarol Gugala 
183e24ea55cSIan Campbell #ifdef CONFIG_GENERIC_MMC
184e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc)
185e24ea55cSIan Campbell {
186e24ea55cSIan Campbell 	unsigned int pin;
1878deacca9SPaul Kocialkowski 	__maybe_unused int pins;
188e24ea55cSIan Campbell 
189e24ea55cSIan Campbell 	switch (sdc) {
190e24ea55cSIan Campbell 	case 0:
1918deacca9SPaul Kocialkowski 		/* SDC0: PF0-PF5 */
192e24ea55cSIan Campbell 		for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
193487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
194e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
195e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
196e24ea55cSIan Campbell 		}
197e24ea55cSIan Campbell 		break;
198e24ea55cSIan Campbell 
199e24ea55cSIan Campbell 	case 1:
2008deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
2018deacca9SPaul Kocialkowski 
2028deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
2038deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_H) {
2048deacca9SPaul Kocialkowski 			/* SDC1: PH22-PH-27 */
2058deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
2068deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
2078deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2088deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2098deacca9SPaul Kocialkowski 			}
2108deacca9SPaul Kocialkowski 		} else {
2118deacca9SPaul Kocialkowski 			/* SDC1: PG0-PG5 */
2128deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
2138deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
2148deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2158deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2168deacca9SPaul Kocialkowski 			}
2178deacca9SPaul Kocialkowski 		}
2188deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
2198deacca9SPaul Kocialkowski 		/* SDC1: PG3-PG8 */
220bbff84b3SHans de Goede 		for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
221487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
222e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
223e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
224e24ea55cSIan Campbell 		}
2258deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
2268deacca9SPaul Kocialkowski 		/* SDC1: PG0-PG5 */
2278deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
2288deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
2298deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2308deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
2318deacca9SPaul Kocialkowski 		}
2328deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
2338deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_D) {
2348deacca9SPaul Kocialkowski 			/* SDC1: PD2-PD7 */
2358deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
2368deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
2378deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2388deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2398deacca9SPaul Kocialkowski 			}
2408deacca9SPaul Kocialkowski 		} else {
2418deacca9SPaul Kocialkowski 			/* SDC1: PG0-PG5 */
2428deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
2438deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
2448deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2458deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2468deacca9SPaul Kocialkowski 			}
2478deacca9SPaul Kocialkowski 		}
2488deacca9SPaul Kocialkowski #endif
249e24ea55cSIan Campbell 		break;
250e24ea55cSIan Campbell 
251e24ea55cSIan Campbell 	case 2:
2528deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
2538deacca9SPaul Kocialkowski 
2548deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
2558deacca9SPaul Kocialkowski 		/* SDC2: PC6-PC11 */
256e24ea55cSIan Campbell 		for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
257487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
258e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
259e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
260e24ea55cSIan Campbell 		}
2618deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
2628deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_E) {
2638deacca9SPaul Kocialkowski 			/* SDC2: PE4-PE9 */
2648deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
2658deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
266e24ea55cSIan Campbell 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
267e24ea55cSIan Campbell 				sunxi_gpio_set_drv(pin, 2);
268e24ea55cSIan Campbell 			}
2698deacca9SPaul Kocialkowski 		} else {
2708deacca9SPaul Kocialkowski 			/* SDC2: PC6-PC15 */
2718deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
2728deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2738deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2748deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2758deacca9SPaul Kocialkowski 			}
2768deacca9SPaul Kocialkowski 		}
2778deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
2788deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_A) {
2798deacca9SPaul Kocialkowski 			/* SDC2: PA9-PA14 */
2808deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
2818deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
2828deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2838deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2848deacca9SPaul Kocialkowski 			}
2858deacca9SPaul Kocialkowski 		} else {
2868deacca9SPaul Kocialkowski 			/* SDC2: PC6-PC15, PC24 */
2878deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
2888deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2898deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2908deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2918deacca9SPaul Kocialkowski 			}
2928deacca9SPaul Kocialkowski 
2938deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
2948deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
2958deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
2968deacca9SPaul Kocialkowski 		}
297d96ebc46SSiarhei Siamashka #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
2988deacca9SPaul Kocialkowski 		/* SDC2: PC5-PC6, PC8-PC16 */
2998deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
3008deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
3018deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
3028deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
3038deacca9SPaul Kocialkowski 		}
3048deacca9SPaul Kocialkowski 
3058deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
3068deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
3078deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
3088deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
3098deacca9SPaul Kocialkowski 		}
3108deacca9SPaul Kocialkowski #endif
3118deacca9SPaul Kocialkowski 		break;
3128deacca9SPaul Kocialkowski 
3138deacca9SPaul Kocialkowski 	case 3:
3148deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
3158deacca9SPaul Kocialkowski 
3168deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
3178deacca9SPaul Kocialkowski 		/* SDC3: PI4-PI9 */
3188deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
3198deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
3208deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
3218deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
3228deacca9SPaul Kocialkowski 		}
3238deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
3248deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_A) {
3258deacca9SPaul Kocialkowski 			/* SDC3: PA9-PA14 */
3268deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
3278deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
3288deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
3298deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
3308deacca9SPaul Kocialkowski 			}
3318deacca9SPaul Kocialkowski 		} else {
3328deacca9SPaul Kocialkowski 			/* SDC3: PC6-PC15, PC24 */
3338deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
3348deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
3358deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
3368deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
3378deacca9SPaul Kocialkowski 			}
3388deacca9SPaul Kocialkowski 
3398deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
3408deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
3418deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
3428deacca9SPaul Kocialkowski 		}
3438deacca9SPaul Kocialkowski #endif
344e24ea55cSIan Campbell 		break;
345e24ea55cSIan Campbell 
346e24ea55cSIan Campbell 	default:
347e24ea55cSIan Campbell 		printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
348e24ea55cSIan Campbell 		break;
349e24ea55cSIan Campbell 	}
350e24ea55cSIan Campbell }
351e24ea55cSIan Campbell 
352e24ea55cSIan Campbell int board_mmc_init(bd_t *bis)
353e24ea55cSIan Campbell {
354e79c7c88SHans de Goede 	__maybe_unused struct mmc *mmc0, *mmc1;
355e79c7c88SHans de Goede 	__maybe_unused char buf[512];
356e79c7c88SHans de Goede 
357e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
358e79c7c88SHans de Goede 	mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
359e79c7c88SHans de Goede 	if (!mmc0)
360e79c7c88SHans de Goede 		return -1;
361e79c7c88SHans de Goede 
3622ccfac01SHans de Goede #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
363e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
364e79c7c88SHans de Goede 	mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
365e79c7c88SHans de Goede 	if (!mmc1)
366e79c7c88SHans de Goede 		return -1;
367e79c7c88SHans de Goede #endif
368e79c7c88SHans de Goede 
369bf5b9b10SDaniel Kochmański #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
370e79c7c88SHans de Goede 	/*
371bf5b9b10SDaniel Kochmański 	 * On systems with an emmc (mmc2), figure out if we are booting from
372bf5b9b10SDaniel Kochmański 	 * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
373bf5b9b10SDaniel Kochmański 	 * are searched there first. Note we only do this for u-boot proper,
374bf5b9b10SDaniel Kochmański 	 * not for the SPL, see spl_boot_device().
375e79c7c88SHans de Goede 	 */
376ef36d9aeSHans de Goede 	if (readb(SPL_ADDR + 0x28) == SUNXI_BOOTED_FROM_MMC2) {
377bf5b9b10SDaniel Kochmański 		/* Booting from emmc / mmc2, swap */
378bcce53d0SSimon Glass 		mmc0->block_dev.devnum = 1;
379bcce53d0SSimon Glass 		mmc1->block_dev.devnum = 0;
380bf5b9b10SDaniel Kochmański 	}
381e24ea55cSIan Campbell #endif
382e24ea55cSIan Campbell 
383e24ea55cSIan Campbell 	return 0;
384e24ea55cSIan Campbell }
385e24ea55cSIan Campbell #endif
386e24ea55cSIan Campbell 
3876620377eSHans de Goede void i2c_init_board(void)
3886620377eSHans de Goede {
3896c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C0_ENABLE
3906c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I)
3916c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
3926c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
3936620377eSHans de Goede 	clock_twi_onoff(0, 1);
3946c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
3956c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
3966c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
3976c739c5dSPaul Kocialkowski 	clock_twi_onoff(0, 1);
3986c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
3996c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
4006c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
4016c739c5dSPaul Kocialkowski 	clock_twi_onoff(0, 1);
4026c739c5dSPaul Kocialkowski #endif
4036c739c5dSPaul Kocialkowski #endif
4046c739c5dSPaul Kocialkowski 
4056c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C1_ENABLE
4066c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
4076c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
4086c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
4096c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
4106c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
4116c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
4126c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
4136c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
4146c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
4156c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
4166c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
4176c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
4186c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
4196c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
4206c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
4216c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
4226c739c5dSPaul Kocialkowski #endif
4236c739c5dSPaul Kocialkowski #endif
4246c739c5dSPaul Kocialkowski 
4256c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C2_ENABLE
4266c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
4276c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
4286c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
4296c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4306c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
4316c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
4326c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
4336c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4346c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
4356c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
4366c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
4376c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4386c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
4396c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
4406c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
4416c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4426c739c5dSPaul Kocialkowski #endif
4436c739c5dSPaul Kocialkowski #endif
4446c739c5dSPaul Kocialkowski 
4456c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C3_ENABLE
4466c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN6I)
4476c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
4486c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
4496c739c5dSPaul Kocialkowski 	clock_twi_onoff(3, 1);
4506c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN7I)
4516c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
4526c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
4536c739c5dSPaul Kocialkowski 	clock_twi_onoff(3, 1);
4546c739c5dSPaul Kocialkowski #endif
4556c739c5dSPaul Kocialkowski #endif
4566c739c5dSPaul Kocialkowski 
4576c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C4_ENABLE
4586c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN7I)
4596c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
4606c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
4616c739c5dSPaul Kocialkowski 	clock_twi_onoff(4, 1);
4626c739c5dSPaul Kocialkowski #endif
4636c739c5dSPaul Kocialkowski #endif
4649d082687SJelle van der Waa 
4659d082687SJelle van der Waa #ifdef CONFIG_R_I2C_ENABLE
4669d082687SJelle van der Waa 	clock_twi_onoff(5, 1);
4679d082687SJelle van der Waa 	sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
4689d082687SJelle van der Waa 	sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
4699d082687SJelle van der Waa #endif
4706620377eSHans de Goede }
4716620377eSHans de Goede 
472cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD
473cba69eeeSIan Campbell void sunxi_board_init(void)
474cba69eeeSIan Campbell {
47514bc66bdSHenrik Nordstrom 	int power_failed = 0;
476cba69eeeSIan Campbell 	unsigned long ramsize;
477cba69eeeSIan Campbell 
4780d8382aeSJelle van der Waa #ifdef CONFIG_SY8106A_POWER
4790d8382aeSJelle van der Waa 	power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
4800d8382aeSJelle van der Waa #endif
4810d8382aeSJelle van der Waa 
48295ab8feeSvishnupatekar #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
483795857dfSChen-Yu Tsai 	defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
484795857dfSChen-Yu Tsai 	defined CONFIG_AXP818_POWER
4856944aff1SHans de Goede 	power_failed = axp_init();
4866944aff1SHans de Goede 
487795857dfSChen-Yu Tsai #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
488795857dfSChen-Yu Tsai 	defined CONFIG_AXP818_POWER
4896944aff1SHans de Goede 	power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
49024289208SHans de Goede #endif
4916944aff1SHans de Goede 	power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
4926944aff1SHans de Goede 	power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
49395ab8feeSvishnupatekar #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
4946944aff1SHans de Goede 	power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
49514bc66bdSHenrik Nordstrom #endif
496795857dfSChen-Yu Tsai #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
497795857dfSChen-Yu Tsai 	defined CONFIG_AXP818_POWER
4986944aff1SHans de Goede 	power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
4995c7f10fdSOliver Schinagl #endif
50014bc66bdSHenrik Nordstrom 
501795857dfSChen-Yu Tsai #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
502795857dfSChen-Yu Tsai 	defined CONFIG_AXP818_POWER
5036944aff1SHans de Goede 	power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
5046944aff1SHans de Goede #endif
5056944aff1SHans de Goede 	power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
506f3c5045aSChen-Yu Tsai #if !defined(CONFIG_AXP152_POWER)
5076944aff1SHans de Goede 	power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
5086944aff1SHans de Goede #endif
5096944aff1SHans de Goede #ifdef CONFIG_AXP209_POWER
5106944aff1SHans de Goede 	power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
5116944aff1SHans de Goede #endif
5126944aff1SHans de Goede 
513795857dfSChen-Yu Tsai #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
514795857dfSChen-Yu Tsai 	defined(CONFIG_AXP818_POWER)
5153517a27dSChen-Yu Tsai 	power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
5163517a27dSChen-Yu Tsai 	power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
517795857dfSChen-Yu Tsai #if !defined CONFIG_AXP809_POWER
5183517a27dSChen-Yu Tsai 	power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
5193517a27dSChen-Yu Tsai 	power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
520795857dfSChen-Yu Tsai #endif
5216944aff1SHans de Goede 	power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
5226944aff1SHans de Goede 	power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
5236944aff1SHans de Goede 	power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
5246944aff1SHans de Goede #endif
52538491d9cSChen-Yu Tsai 
52638491d9cSChen-Yu Tsai #ifdef CONFIG_AXP818_POWER
52738491d9cSChen-Yu Tsai 	power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
52838491d9cSChen-Yu Tsai 	power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
52938491d9cSChen-Yu Tsai 	power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
530795857dfSChen-Yu Tsai #endif
531795857dfSChen-Yu Tsai 
532795857dfSChen-Yu Tsai #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
53315278ccbSChen-Yu Tsai 	power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
53438491d9cSChen-Yu Tsai #endif
5356944aff1SHans de Goede #endif
536cba69eeeSIan Campbell 	printf("DRAM:");
537cba69eeeSIan Campbell 	ramsize = sunxi_dram_init();
538cd8b35d2SHans de Goede 	printf(" %d MiB\n", (int)(ramsize >> 20));
539cba69eeeSIan Campbell 	if (!ramsize)
540cba69eeeSIan Campbell 		hang();
54114bc66bdSHenrik Nordstrom 
54214bc66bdSHenrik Nordstrom 	/*
54314bc66bdSHenrik Nordstrom 	 * Only clock up the CPU to full speed if we are reasonably
54414bc66bdSHenrik Nordstrom 	 * assured it's being powered with suitable core voltage
54514bc66bdSHenrik Nordstrom 	 */
54614bc66bdSHenrik Nordstrom 	if (!power_failed)
547e71b422bSIain Paton 		clock_set_pll1(CONFIG_SYS_CLK_FREQ);
54814bc66bdSHenrik Nordstrom 	else
54914bc66bdSHenrik Nordstrom 		printf("Failed to set core voltage! Can't set CPU frequency\n");
550cba69eeeSIan Campbell }
551cba69eeeSIan Campbell #endif
552b41d7d05SJonathan Liu 
553f1df758dSPaul Kocialkowski #ifdef CONFIG_USB_GADGET
554f1df758dSPaul Kocialkowski int g_dnl_board_usb_cable_connected(void)
555f1df758dSPaul Kocialkowski {
5565bfdca0dSPaul Kocialkowski 	return sunxi_usb_phy_vbus_detect(0);
557f1df758dSPaul Kocialkowski }
558f1df758dSPaul Kocialkowski #endif
559f1df758dSPaul Kocialkowski 
5609f852211SPaul Kocialkowski #ifdef CONFIG_SERIAL_TAG
5619f852211SPaul Kocialkowski void get_board_serial(struct tag_serialnr *serialnr)
5629f852211SPaul Kocialkowski {
5639f852211SPaul Kocialkowski 	char *serial_string;
5649f852211SPaul Kocialkowski 	unsigned long long serial;
5659f852211SPaul Kocialkowski 
5669f852211SPaul Kocialkowski 	serial_string = getenv("serial#");
5679f852211SPaul Kocialkowski 
5689f852211SPaul Kocialkowski 	if (serial_string) {
5699f852211SPaul Kocialkowski 		serial = simple_strtoull(serial_string, NULL, 16);
5709f852211SPaul Kocialkowski 
5719f852211SPaul Kocialkowski 		serialnr->high = (unsigned int) (serial >> 32);
5729f852211SPaul Kocialkowski 		serialnr->low = (unsigned int) (serial & 0xffffffff);
5739f852211SPaul Kocialkowski 	} else {
5749f852211SPaul Kocialkowski 		serialnr->high = 0;
5759f852211SPaul Kocialkowski 		serialnr->low = 0;
5769f852211SPaul Kocialkowski 	}
5779f852211SPaul Kocialkowski }
5789f852211SPaul Kocialkowski #endif
5799f852211SPaul Kocialkowski 
580af654d14SBernhard Nortmann /*
581af654d14SBernhard Nortmann  * Check the SPL header for the "sunxi" variant. If found: parse values
582af654d14SBernhard Nortmann  * that might have been passed by the loader ("fel" utility), and update
583af654d14SBernhard Nortmann  * the environment accordingly.
584af654d14SBernhard Nortmann  */
585af654d14SBernhard Nortmann static void parse_spl_header(const uint32_t spl_addr)
586af654d14SBernhard Nortmann {
587d96ebc46SSiarhei Siamashka 	struct boot_file_head *spl = (void *)(ulong)spl_addr;
588320e0570SBernhard Nortmann 	if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
589320e0570SBernhard Nortmann 		return; /* signature mismatch, no usable header */
590320e0570SBernhard Nortmann 
591af654d14SBernhard Nortmann 	uint8_t spl_header_version = spl->spl_signature[3];
592320e0570SBernhard Nortmann 	if (spl_header_version != SPL_HEADER_VERSION) {
593af654d14SBernhard Nortmann 		printf("sunxi SPL version mismatch: expected %u, got %u\n",
594af654d14SBernhard Nortmann 		       SPL_HEADER_VERSION, spl_header_version);
595320e0570SBernhard Nortmann 		return;
596af654d14SBernhard Nortmann 	}
597320e0570SBernhard Nortmann 	if (!spl->fel_script_address)
598320e0570SBernhard Nortmann 		return;
599320e0570SBernhard Nortmann 
600320e0570SBernhard Nortmann 	if (spl->fel_uEnv_length != 0) {
601320e0570SBernhard Nortmann 		/*
602320e0570SBernhard Nortmann 		 * data is expected in uEnv.txt compatible format, so "env
603320e0570SBernhard Nortmann 		 * import -t" the string(s) at fel_script_address right away.
604320e0570SBernhard Nortmann 		 */
605320e0570SBernhard Nortmann 		himport_r(&env_htab, (char *)spl->fel_script_address,
606320e0570SBernhard Nortmann 			  spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
607320e0570SBernhard Nortmann 		return;
608320e0570SBernhard Nortmann 	}
609320e0570SBernhard Nortmann 	/* otherwise assume .scr format (mkimage-type script) */
610320e0570SBernhard Nortmann 	setenv_hex("fel_scriptaddr", spl->fel_script_address);
611af654d14SBernhard Nortmann }
612af654d14SBernhard Nortmann 
613f221961eSHans de Goede /*
614f221961eSHans de Goede  * Note this function gets called multiple times.
615f221961eSHans de Goede  * It must not make any changes to env variables which already exist.
616f221961eSHans de Goede  */
617f221961eSHans de Goede static void setup_environment(const void *fdt)
618b41d7d05SJonathan Liu {
6198c816573SPaul Kocialkowski 	char serial_string[17] = { 0 };
620cac5b1ccSHans de Goede 	unsigned int sid[4];
621b41d7d05SJonathan Liu 	uint8_t mac_addr[6];
622f221961eSHans de Goede 	char ethaddr[16];
623f221961eSHans de Goede 	int i, ret;
624f221961eSHans de Goede 
625f221961eSHans de Goede 	ret = sunxi_get_sid(sid);
626*3f8ea3b0SHans de Goede 	if (ret == 0 && sid[0] != 0) {
627*3f8ea3b0SHans de Goede 		/*
628*3f8ea3b0SHans de Goede 		 * The single words 1 - 3 of the SID have quite a few bits
629*3f8ea3b0SHans de Goede 		 * which are the same on many models, so we take a crc32
630*3f8ea3b0SHans de Goede 		 * of all 3 words, to get a more unique value.
631*3f8ea3b0SHans de Goede 		 *
632*3f8ea3b0SHans de Goede 		 * Note we only do this on newer SoCs as we cannot change
633*3f8ea3b0SHans de Goede 		 * the algorithm on older SoCs since those have been using
634*3f8ea3b0SHans de Goede 		 * fixed mac-addresses based on only using word 3 for a
635*3f8ea3b0SHans de Goede 		 * long time and changing a fixed mac-address with an
636*3f8ea3b0SHans de Goede 		 * u-boot update is not good.
637*3f8ea3b0SHans de Goede 		 */
638*3f8ea3b0SHans de Goede #if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
639*3f8ea3b0SHans de Goede     !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
640*3f8ea3b0SHans de Goede     !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
641*3f8ea3b0SHans de Goede 		sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
642*3f8ea3b0SHans de Goede #endif
643*3f8ea3b0SHans de Goede 
64497322c3eSHans de Goede 		/* Ensure the NIC specific bytes of the mac are not all 0 */
64597322c3eSHans de Goede 		if ((sid[3] & 0xffffff) == 0)
64697322c3eSHans de Goede 			sid[3] |= 0x800000;
64797322c3eSHans de Goede 
648f221961eSHans de Goede 		for (i = 0; i < 4; i++) {
649f221961eSHans de Goede 			sprintf(ethaddr, "ethernet%d", i);
650f221961eSHans de Goede 			if (!fdt_get_alias(fdt, ethaddr))
651f221961eSHans de Goede 				continue;
652f221961eSHans de Goede 
653f221961eSHans de Goede 			if (i == 0)
654f221961eSHans de Goede 				strcpy(ethaddr, "ethaddr");
655f221961eSHans de Goede 			else
656f221961eSHans de Goede 				sprintf(ethaddr, "eth%daddr", i);
657f221961eSHans de Goede 
658f221961eSHans de Goede 			if (getenv(ethaddr))
659f221961eSHans de Goede 				continue;
660f221961eSHans de Goede 
661f221961eSHans de Goede 			/* Non OUI / registered MAC address */
662f221961eSHans de Goede 			mac_addr[0] = (i << 4) | 0x02;
663f221961eSHans de Goede 			mac_addr[1] = (sid[0] >>  0) & 0xff;
664f221961eSHans de Goede 			mac_addr[2] = (sid[3] >> 24) & 0xff;
665f221961eSHans de Goede 			mac_addr[3] = (sid[3] >> 16) & 0xff;
666f221961eSHans de Goede 			mac_addr[4] = (sid[3] >>  8) & 0xff;
667f221961eSHans de Goede 			mac_addr[5] = (sid[3] >>  0) & 0xff;
668f221961eSHans de Goede 
669f221961eSHans de Goede 			eth_setenv_enetaddr(ethaddr, mac_addr);
670f221961eSHans de Goede 		}
671f221961eSHans de Goede 
672f221961eSHans de Goede 		if (!getenv("serial#")) {
673f221961eSHans de Goede 			snprintf(serial_string, sizeof(serial_string),
674f221961eSHans de Goede 				"%08x%08x", sid[0], sid[3]);
675f221961eSHans de Goede 
676f221961eSHans de Goede 			setenv("serial#", serial_string);
677f221961eSHans de Goede 		}
678f221961eSHans de Goede 	}
679f221961eSHans de Goede }
680f221961eSHans de Goede 
681f221961eSHans de Goede int misc_init_r(void)
682f221961eSHans de Goede {
683f221961eSHans de Goede 	__maybe_unused int ret;
684b41d7d05SJonathan Liu 
685af654d14SBernhard Nortmann 	setenv("fel_booted", NULL);
686af654d14SBernhard Nortmann 	setenv("fel_scriptaddr", NULL);
687af654d14SBernhard Nortmann 	/* determine if we are running in FEL mode */
688af654d14SBernhard Nortmann 	if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */
689af654d14SBernhard Nortmann 		setenv("fel_booted", "1");
690af654d14SBernhard Nortmann 		parse_spl_header(SPL_ADDR);
691af654d14SBernhard Nortmann 	}
692af654d14SBernhard Nortmann 
693f221961eSHans de Goede 	setup_environment(gd->fdt_blob);
6948c816573SPaul Kocialkowski 
6951871a8caSHans de Goede #ifndef CONFIG_MACH_SUN9I
696e13afeefSHans de Goede 	ret = sunxi_usb_phy_probe();
697e13afeefSHans de Goede 	if (ret)
698e13afeefSHans de Goede 		return ret;
6991871a8caSHans de Goede #endif
700d42faf31SHans de Goede 	sunxi_musb_board_init();
701d42faf31SHans de Goede 
702b41d7d05SJonathan Liu 	return 0;
703b41d7d05SJonathan Liu }
7042d7a084bSLuc Verhaegen 
7052d7a084bSLuc Verhaegen int ft_board_setup(void *blob, bd_t *bd)
7062d7a084bSLuc Verhaegen {
707d75111a7SHans de Goede 	int __maybe_unused r;
708d75111a7SHans de Goede 
709f221961eSHans de Goede 	/*
710f221961eSHans de Goede 	 * Call setup_environment again in case the boot fdt has
711f221961eSHans de Goede 	 * ethernet aliases the u-boot copy does not have.
712f221961eSHans de Goede 	 */
713f221961eSHans de Goede 	setup_environment(blob);
714f221961eSHans de Goede 
7152d7a084bSLuc Verhaegen #ifdef CONFIG_VIDEO_DT_SIMPLEFB
716d75111a7SHans de Goede 	r = sunxi_simplefb_setup(blob);
717d75111a7SHans de Goede 	if (r)
718d75111a7SHans de Goede 		return r;
7192d7a084bSLuc Verhaegen #endif
720d75111a7SHans de Goede 	return 0;
7212d7a084bSLuc Verhaegen }
722