xref: /rk3399_rockchip-uboot/board/sunxi/board.c (revision 31c21471debbc9cec7466088da4fe2ee970d33b6)
1cba69eeeSIan Campbell /*
2cba69eeeSIan Campbell  * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
3cba69eeeSIan Campbell  * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
4cba69eeeSIan Campbell  *
5cba69eeeSIan Campbell  * (C) Copyright 2007-2011
6cba69eeeSIan Campbell  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7cba69eeeSIan Campbell  * Tom Cubie <tangliang@allwinnertech.com>
8cba69eeeSIan Campbell  *
9cba69eeeSIan Campbell  * Some board init for the Allwinner A10-evb board.
10cba69eeeSIan Campbell  *
11cba69eeeSIan Campbell  * SPDX-License-Identifier:	GPL-2.0+
12cba69eeeSIan Campbell  */
13cba69eeeSIan Campbell 
14cba69eeeSIan Campbell #include <common.h>
15e79c7c88SHans de Goede #include <mmc.h>
1624289208SHans de Goede #ifdef CONFIG_AXP152_POWER
1724289208SHans de Goede #include <axp152.h>
1824289208SHans de Goede #endif
1914bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER
2014bc66bdSHenrik Nordstrom #include <axp209.h>
2114bc66bdSHenrik Nordstrom #endif
225c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER
235c7f10fdSOliver Schinagl #include <axp221.h>
245c7f10fdSOliver Schinagl #endif
25cba69eeeSIan Campbell #include <asm/arch/clock.h>
26b41d7d05SJonathan Liu #include <asm/arch/cpu.h>
272d7a084bSLuc Verhaegen #include <asm/arch/display.h>
28cba69eeeSIan Campbell #include <asm/arch/dram.h>
29e24ea55cSIan Campbell #include <asm/arch/gpio.h>
30e24ea55cSIan Campbell #include <asm/arch/mmc.h>
312aacc423SHans de Goede #include <asm/arch/usb_phy.h>
324f7e01c9SHans de Goede #include <asm/gpio.h>
33b41d7d05SJonathan Liu #include <asm/io.h>
34f62bfa56SHans de Goede #include <nand.h>
35b41d7d05SJonathan Liu #include <net.h>
36cba69eeeSIan Campbell 
3755410089SHans de Goede #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
3855410089SHans de Goede /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
3955410089SHans de Goede int soft_i2c_gpio_sda;
4055410089SHans de Goede int soft_i2c_gpio_scl;
414f7e01c9SHans de Goede 
424f7e01c9SHans de Goede static int soft_i2c_board_init(void)
434f7e01c9SHans de Goede {
444f7e01c9SHans de Goede 	int ret;
454f7e01c9SHans de Goede 
464f7e01c9SHans de Goede 	soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
474f7e01c9SHans de Goede 	if (soft_i2c_gpio_sda < 0) {
484f7e01c9SHans de Goede 		printf("Error invalid soft i2c sda pin: '%s', err %d\n",
494f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
504f7e01c9SHans de Goede 		return soft_i2c_gpio_sda;
514f7e01c9SHans de Goede 	}
524f7e01c9SHans de Goede 	ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
534f7e01c9SHans de Goede 	if (ret) {
544f7e01c9SHans de Goede 		printf("Error requesting soft i2c sda pin: '%s', err %d\n",
554f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
564f7e01c9SHans de Goede 		return ret;
574f7e01c9SHans de Goede 	}
584f7e01c9SHans de Goede 
594f7e01c9SHans de Goede 	soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
604f7e01c9SHans de Goede 	if (soft_i2c_gpio_scl < 0) {
614f7e01c9SHans de Goede 		printf("Error invalid soft i2c scl pin: '%s', err %d\n",
624f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
634f7e01c9SHans de Goede 		return soft_i2c_gpio_scl;
644f7e01c9SHans de Goede 	}
654f7e01c9SHans de Goede 	ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
664f7e01c9SHans de Goede 	if (ret) {
674f7e01c9SHans de Goede 		printf("Error requesting soft i2c scl pin: '%s', err %d\n",
684f7e01c9SHans de Goede 		       CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
694f7e01c9SHans de Goede 		return ret;
704f7e01c9SHans de Goede 	}
714f7e01c9SHans de Goede 
724f7e01c9SHans de Goede 	return 0;
734f7e01c9SHans de Goede }
744f7e01c9SHans de Goede #else
754f7e01c9SHans de Goede static int soft_i2c_board_init(void) { return 0; }
7655410089SHans de Goede #endif
7755410089SHans de Goede 
78cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR;
79cba69eeeSIan Campbell 
80cba69eeeSIan Campbell /* add board specific code here */
81cba69eeeSIan Campbell int board_init(void)
82cba69eeeSIan Campbell {
832fcf033dSHans de Goede 	int id_pfr1, ret;
84cba69eeeSIan Campbell 
85cba69eeeSIan Campbell 	gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
86cba69eeeSIan Campbell 
87cba69eeeSIan Campbell 	asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
88cba69eeeSIan Campbell 	debug("id_pfr1: 0x%08x\n", id_pfr1);
89cba69eeeSIan Campbell 	/* Generic Timer Extension available? */
90cba69eeeSIan Campbell 	if ((id_pfr1 >> 16) & 0xf) {
91cba69eeeSIan Campbell 		debug("Setting CNTFRQ\n");
92cba69eeeSIan Campbell 		/* CNTFRQ == 24 MHz */
93cba69eeeSIan Campbell 		asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000));
94cba69eeeSIan Campbell 	}
95cba69eeeSIan Campbell 
962fcf033dSHans de Goede 	ret = axp_gpio_init();
972fcf033dSHans de Goede 	if (ret)
982fcf033dSHans de Goede 		return ret;
992fcf033dSHans de Goede 
1004f7e01c9SHans de Goede 	/* Uses dm gpio code so do this here and not in i2c_init_board() */
1014f7e01c9SHans de Goede 	return soft_i2c_board_init();
102cba69eeeSIan Campbell }
103cba69eeeSIan Campbell 
104cba69eeeSIan Campbell int dram_init(void)
105cba69eeeSIan Campbell {
106cba69eeeSIan Campbell 	gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
107cba69eeeSIan Campbell 
108cba69eeeSIan Campbell 	return 0;
109cba69eeeSIan Campbell }
110cba69eeeSIan Campbell 
111ad008299SKarol Gugala #if defined(CONFIG_SPL_NAND_SUNXI) && defined(CONFIG_SPL_BUILD)
112ad008299SKarol Gugala static void nand_pinmux_setup(void)
113ad008299SKarol Gugala {
114ad008299SKarol Gugala 	unsigned int pin;
115ad008299SKarol Gugala 	for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(6); pin++)
116ad008299SKarol Gugala 		sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
117ad008299SKarol Gugala 
118ad008299SKarol Gugala 	for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(22); pin++)
119ad008299SKarol Gugala 		sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
120ad008299SKarol Gugala 
121ad008299SKarol Gugala 	sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
122ad008299SKarol Gugala }
123ad008299SKarol Gugala 
124ad008299SKarol Gugala static void nand_clock_setup(void)
125ad008299SKarol Gugala {
126ad008299SKarol Gugala 	struct sunxi_ccm_reg *const ccm =
127ad008299SKarol Gugala 		(struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
128*31c21471SHans de Goede 
129ad008299SKarol Gugala 	setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
130*31c21471SHans de Goede #ifdef CONFIG_MACH_SUN9I
131*31c21471SHans de Goede 	setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA));
132*31c21471SHans de Goede #else
133*31c21471SHans de Goede 	setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA));
134*31c21471SHans de Goede #endif
135ad008299SKarol Gugala 	setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
136ad008299SKarol Gugala }
137f62bfa56SHans de Goede 
138f62bfa56SHans de Goede void board_nand_init(void)
139f62bfa56SHans de Goede {
140f62bfa56SHans de Goede 	nand_pinmux_setup();
141f62bfa56SHans de Goede 	nand_clock_setup();
142f62bfa56SHans de Goede }
143ad008299SKarol Gugala #endif
144ad008299SKarol Gugala 
145e24ea55cSIan Campbell #ifdef CONFIG_GENERIC_MMC
146e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc)
147e24ea55cSIan Campbell {
148e24ea55cSIan Campbell 	unsigned int pin;
1498deacca9SPaul Kocialkowski 	__maybe_unused int pins;
150e24ea55cSIan Campbell 
151e24ea55cSIan Campbell 	switch (sdc) {
152e24ea55cSIan Campbell 	case 0:
1538deacca9SPaul Kocialkowski 		/* SDC0: PF0-PF5 */
154e24ea55cSIan Campbell 		for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
155487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
156e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
157e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
158e24ea55cSIan Campbell 		}
159e24ea55cSIan Campbell 		break;
160e24ea55cSIan Campbell 
161e24ea55cSIan Campbell 	case 1:
1628deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
1638deacca9SPaul Kocialkowski 
1648deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
1658deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_H) {
1668deacca9SPaul Kocialkowski 			/* SDC1: PH22-PH-27 */
1678deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
1688deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
1698deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
1708deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
1718deacca9SPaul Kocialkowski 			}
1728deacca9SPaul Kocialkowski 		} else {
1738deacca9SPaul Kocialkowski 			/* SDC1: PG0-PG5 */
1748deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
1758deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
1768deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
1778deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
1788deacca9SPaul Kocialkowski 			}
1798deacca9SPaul Kocialkowski 		}
1808deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
1818deacca9SPaul Kocialkowski 		/* SDC1: PG3-PG8 */
182bbff84b3SHans de Goede 		for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
183487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
184e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
185e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
186e24ea55cSIan Campbell 		}
1878deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
1888deacca9SPaul Kocialkowski 		/* SDC1: PG0-PG5 */
1898deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
1908deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
1918deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
1928deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
1938deacca9SPaul Kocialkowski 		}
1948deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
1958deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_D) {
1968deacca9SPaul Kocialkowski 			/* SDC1: PD2-PD7 */
1978deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
1988deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
1998deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2008deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2018deacca9SPaul Kocialkowski 			}
2028deacca9SPaul Kocialkowski 		} else {
2038deacca9SPaul Kocialkowski 			/* SDC1: PG0-PG5 */
2048deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
2058deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
2068deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2078deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2088deacca9SPaul Kocialkowski 			}
2098deacca9SPaul Kocialkowski 		}
2108deacca9SPaul Kocialkowski #endif
211e24ea55cSIan Campbell 		break;
212e24ea55cSIan Campbell 
213e24ea55cSIan Campbell 	case 2:
2148deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
2158deacca9SPaul Kocialkowski 
2168deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
2178deacca9SPaul Kocialkowski 		/* SDC2: PC6-PC11 */
218e24ea55cSIan Campbell 		for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
219487b3277SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
220e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
221e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
222e24ea55cSIan Campbell 		}
2238deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
2248deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_E) {
2258deacca9SPaul Kocialkowski 			/* SDC2: PE4-PE9 */
2268deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
2278deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
228e24ea55cSIan Campbell 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
229e24ea55cSIan Campbell 				sunxi_gpio_set_drv(pin, 2);
230e24ea55cSIan Campbell 			}
2318deacca9SPaul Kocialkowski 		} else {
2328deacca9SPaul Kocialkowski 			/* SDC2: PC6-PC15 */
2338deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
2348deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2358deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2368deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2378deacca9SPaul Kocialkowski 			}
2388deacca9SPaul Kocialkowski 		}
2398deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
2408deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_A) {
2418deacca9SPaul Kocialkowski 			/* SDC2: PA9-PA14 */
2428deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
2438deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
2448deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2458deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2468deacca9SPaul Kocialkowski 			}
2478deacca9SPaul Kocialkowski 		} else {
2488deacca9SPaul Kocialkowski 			/* SDC2: PC6-PC15, PC24 */
2498deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
2508deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2518deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2528deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2538deacca9SPaul Kocialkowski 			}
2548deacca9SPaul Kocialkowski 
2558deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
2568deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
2578deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
2588deacca9SPaul Kocialkowski 		}
2598deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
2608deacca9SPaul Kocialkowski 		/* SDC2: PC5-PC6, PC8-PC16 */
2618deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
2628deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2638deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2648deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
2658deacca9SPaul Kocialkowski 		}
2668deacca9SPaul Kocialkowski 
2678deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
2688deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
2698deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2708deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
2718deacca9SPaul Kocialkowski 		}
2728deacca9SPaul Kocialkowski #endif
2738deacca9SPaul Kocialkowski 		break;
2748deacca9SPaul Kocialkowski 
2758deacca9SPaul Kocialkowski 	case 3:
2768deacca9SPaul Kocialkowski 		pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
2778deacca9SPaul Kocialkowski 
2788deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
2798deacca9SPaul Kocialkowski 		/* SDC3: PI4-PI9 */
2808deacca9SPaul Kocialkowski 		for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
2818deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
2828deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2838deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(pin, 2);
2848deacca9SPaul Kocialkowski 		}
2858deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
2868deacca9SPaul Kocialkowski 		if (pins == SUNXI_GPIO_A) {
2878deacca9SPaul Kocialkowski 			/* SDC3: PA9-PA14 */
2888deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
2898deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
2908deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2918deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2928deacca9SPaul Kocialkowski 			}
2938deacca9SPaul Kocialkowski 		} else {
2948deacca9SPaul Kocialkowski 			/* SDC3: PC6-PC15, PC24 */
2958deacca9SPaul Kocialkowski 			for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
2968deacca9SPaul Kocialkowski 				sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
2978deacca9SPaul Kocialkowski 				sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
2988deacca9SPaul Kocialkowski 				sunxi_gpio_set_drv(pin, 2);
2998deacca9SPaul Kocialkowski 			}
3008deacca9SPaul Kocialkowski 
3018deacca9SPaul Kocialkowski 			sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
3028deacca9SPaul Kocialkowski 			sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
3038deacca9SPaul Kocialkowski 			sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
3048deacca9SPaul Kocialkowski 		}
3058deacca9SPaul Kocialkowski #endif
306e24ea55cSIan Campbell 		break;
307e24ea55cSIan Campbell 
308e24ea55cSIan Campbell 	default:
309e24ea55cSIan Campbell 		printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
310e24ea55cSIan Campbell 		break;
311e24ea55cSIan Campbell 	}
312e24ea55cSIan Campbell }
313e24ea55cSIan Campbell 
314e24ea55cSIan Campbell int board_mmc_init(bd_t *bis)
315e24ea55cSIan Campbell {
316e79c7c88SHans de Goede 	__maybe_unused struct mmc *mmc0, *mmc1;
317e79c7c88SHans de Goede 	__maybe_unused char buf[512];
318e79c7c88SHans de Goede 
319e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
320e79c7c88SHans de Goede 	mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
321e79c7c88SHans de Goede 	if (!mmc0)
322e79c7c88SHans de Goede 		return -1;
323e79c7c88SHans de Goede 
3242ccfac01SHans de Goede #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
325e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
326e79c7c88SHans de Goede 	mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
327e79c7c88SHans de Goede 	if (!mmc1)
328e79c7c88SHans de Goede 		return -1;
329e79c7c88SHans de Goede #endif
330e79c7c88SHans de Goede 
331bf5b9b10SDaniel Kochmański #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
332e79c7c88SHans de Goede 	/*
333bf5b9b10SDaniel Kochmański 	 * On systems with an emmc (mmc2), figure out if we are booting from
334bf5b9b10SDaniel Kochmański 	 * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc.
335bf5b9b10SDaniel Kochmański 	 * are searched there first. Note we only do this for u-boot proper,
336bf5b9b10SDaniel Kochmański 	 * not for the SPL, see spl_boot_device().
337e79c7c88SHans de Goede 	 */
338bf5b9b10SDaniel Kochmański 	if (!sunxi_mmc_has_egon_boot_signature(mmc0) &&
339bf5b9b10SDaniel Kochmański 	    sunxi_mmc_has_egon_boot_signature(mmc1)) {
340bf5b9b10SDaniel Kochmański 		/* Booting from emmc / mmc2, swap */
341e79c7c88SHans de Goede 		mmc0->block_dev.dev = 1;
342e79c7c88SHans de Goede 		mmc1->block_dev.dev = 0;
343bf5b9b10SDaniel Kochmański 	}
344e24ea55cSIan Campbell #endif
345e24ea55cSIan Campbell 
346e24ea55cSIan Campbell 	return 0;
347e24ea55cSIan Campbell }
348e24ea55cSIan Campbell #endif
349e24ea55cSIan Campbell 
3506620377eSHans de Goede void i2c_init_board(void)
3516620377eSHans de Goede {
3526c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C0_ENABLE
3536c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I)
3546c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
3556c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
3566620377eSHans de Goede 	clock_twi_onoff(0, 1);
3576c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
3586c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
3596c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
3606c739c5dSPaul Kocialkowski 	clock_twi_onoff(0, 1);
3616c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
3626c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
3636c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
3646c739c5dSPaul Kocialkowski 	clock_twi_onoff(0, 1);
3656c739c5dSPaul Kocialkowski #endif
3666c739c5dSPaul Kocialkowski #endif
3676c739c5dSPaul Kocialkowski 
3686c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C1_ENABLE
3696c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
3706c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
3716c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
3726c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
3736c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
3746c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
3756c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
3766c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
3776c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
3786c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
3796c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
3806c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
3816c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
3826c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
3836c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
3846c739c5dSPaul Kocialkowski 	clock_twi_onoff(1, 1);
3856c739c5dSPaul Kocialkowski #endif
3866c739c5dSPaul Kocialkowski #endif
3876c739c5dSPaul Kocialkowski 
3886c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C2_ENABLE
3896c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
3906c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
3916c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
3926c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
3936c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I)
3946c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
3956c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
3966c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
3976c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I)
3986c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
3996c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
4006c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4016c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I)
4026c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
4036c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
4046c739c5dSPaul Kocialkowski 	clock_twi_onoff(2, 1);
4056c739c5dSPaul Kocialkowski #endif
4066c739c5dSPaul Kocialkowski #endif
4076c739c5dSPaul Kocialkowski 
4086c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C3_ENABLE
4096c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN6I)
4106c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
4116c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
4126c739c5dSPaul Kocialkowski 	clock_twi_onoff(3, 1);
4136c739c5dSPaul Kocialkowski #elif defined(CONFIG_MACH_SUN7I)
4146c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
4156c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
4166c739c5dSPaul Kocialkowski 	clock_twi_onoff(3, 1);
4176c739c5dSPaul Kocialkowski #endif
4186c739c5dSPaul Kocialkowski #endif
4196c739c5dSPaul Kocialkowski 
4206c739c5dSPaul Kocialkowski #ifdef CONFIG_I2C4_ENABLE
4216c739c5dSPaul Kocialkowski #if defined(CONFIG_MACH_SUN7I)
4226c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
4236c739c5dSPaul Kocialkowski 	sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
4246c739c5dSPaul Kocialkowski 	clock_twi_onoff(4, 1);
4256c739c5dSPaul Kocialkowski #endif
4266c739c5dSPaul Kocialkowski #endif
4276620377eSHans de Goede }
4286620377eSHans de Goede 
429cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD
430cba69eeeSIan Campbell void sunxi_board_init(void)
431cba69eeeSIan Campbell {
43214bc66bdSHenrik Nordstrom 	int power_failed = 0;
433cba69eeeSIan Campbell 	unsigned long ramsize;
434cba69eeeSIan Campbell 
43524289208SHans de Goede #ifdef CONFIG_AXP152_POWER
43624289208SHans de Goede 	power_failed = axp152_init();
43724289208SHans de Goede 	power_failed |= axp152_set_dcdc2(1400);
43824289208SHans de Goede 	power_failed |= axp152_set_dcdc3(1500);
43924289208SHans de Goede 	power_failed |= axp152_set_dcdc4(1250);
44024289208SHans de Goede 	power_failed |= axp152_set_ldo2(3000);
44124289208SHans de Goede #endif
44214bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER
44314bc66bdSHenrik Nordstrom 	power_failed |= axp209_init();
44414bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_dcdc2(1400);
44514bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_dcdc3(1250);
44614bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_ldo2(3000);
44714bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_ldo3(2800);
44814bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_ldo4(2800);
44914bc66bdSHenrik Nordstrom #endif
4505c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER
4515c7f10fdSOliver Schinagl 	power_failed = axp221_init();
4521262a85fSHans de Goede 	power_failed |= axp221_set_dcdc1(CONFIG_AXP221_DCDC1_VOLT);
4537a0bbe64SHans de Goede 	power_failed |= axp221_set_dcdc2(CONFIG_AXP221_DCDC2_VOLT);
454d3a96f7aSHans de Goede 	power_failed |= axp221_set_dcdc3(1200); /* VDD-CPU */
455d3a96f7aSHans de Goede #ifdef CONFIG_MACH_SUN6I
456d3a96f7aSHans de Goede 	power_failed |= axp221_set_dcdc4(1200); /* A31:VDD-SYS */
457d3a96f7aSHans de Goede #else
458d3a96f7aSHans de Goede 	power_failed |= axp221_set_dcdc4(0);    /* A23:unused */
459d3a96f7aSHans de Goede #endif
460d3a96f7aSHans de Goede 	power_failed |= axp221_set_dcdc5(1500); /* VCC-DRAM */
4615c7f10fdSOliver Schinagl 	power_failed |= axp221_set_dldo1(CONFIG_AXP221_DLDO1_VOLT);
4625c7f10fdSOliver Schinagl 	power_failed |= axp221_set_dldo4(CONFIG_AXP221_DLDO4_VOLT);
4635c7f10fdSOliver Schinagl 	power_failed |= axp221_set_aldo1(CONFIG_AXP221_ALDO1_VOLT);
4645c7f10fdSOliver Schinagl 	power_failed |= axp221_set_aldo2(CONFIG_AXP221_ALDO2_VOLT);
4655c7f10fdSOliver Schinagl 	power_failed |= axp221_set_aldo3(CONFIG_AXP221_ALDO3_VOLT);
4666906df1aSSiarhei Siamashka 	power_failed |= axp221_set_eldo(3, CONFIG_AXP221_ELDO3_VOLT);
4675c7f10fdSOliver Schinagl #endif
46814bc66bdSHenrik Nordstrom 
469cba69eeeSIan Campbell 	printf("DRAM:");
470cba69eeeSIan Campbell 	ramsize = sunxi_dram_init();
471cba69eeeSIan Campbell 	printf(" %lu MiB\n", ramsize >> 20);
472cba69eeeSIan Campbell 	if (!ramsize)
473cba69eeeSIan Campbell 		hang();
47414bc66bdSHenrik Nordstrom 
47514bc66bdSHenrik Nordstrom 	/*
47614bc66bdSHenrik Nordstrom 	 * Only clock up the CPU to full speed if we are reasonably
47714bc66bdSHenrik Nordstrom 	 * assured it's being powered with suitable core voltage
47814bc66bdSHenrik Nordstrom 	 */
47914bc66bdSHenrik Nordstrom 	if (!power_failed)
480e71b422bSIain Paton 		clock_set_pll1(CONFIG_SYS_CLK_FREQ);
48114bc66bdSHenrik Nordstrom 	else
48214bc66bdSHenrik Nordstrom 		printf("Failed to set core voltage! Can't set CPU frequency\n");
483cba69eeeSIan Campbell }
484cba69eeeSIan Campbell #endif
485b41d7d05SJonathan Liu 
486f1df758dSPaul Kocialkowski #ifdef CONFIG_USB_GADGET
487f1df758dSPaul Kocialkowski int g_dnl_board_usb_cable_connected(void)
488f1df758dSPaul Kocialkowski {
4895bfdca0dSPaul Kocialkowski 	return sunxi_usb_phy_vbus_detect(0);
490f1df758dSPaul Kocialkowski }
491f1df758dSPaul Kocialkowski #endif
492f1df758dSPaul Kocialkowski 
4939f852211SPaul Kocialkowski #ifdef CONFIG_SERIAL_TAG
4949f852211SPaul Kocialkowski void get_board_serial(struct tag_serialnr *serialnr)
4959f852211SPaul Kocialkowski {
4969f852211SPaul Kocialkowski 	char *serial_string;
4979f852211SPaul Kocialkowski 	unsigned long long serial;
4989f852211SPaul Kocialkowski 
4999f852211SPaul Kocialkowski 	serial_string = getenv("serial#");
5009f852211SPaul Kocialkowski 
5019f852211SPaul Kocialkowski 	if (serial_string) {
5029f852211SPaul Kocialkowski 		serial = simple_strtoull(serial_string, NULL, 16);
5039f852211SPaul Kocialkowski 
5049f852211SPaul Kocialkowski 		serialnr->high = (unsigned int) (serial >> 32);
5059f852211SPaul Kocialkowski 		serialnr->low = (unsigned int) (serial & 0xffffffff);
5069f852211SPaul Kocialkowski 	} else {
5079f852211SPaul Kocialkowski 		serialnr->high = 0;
5089f852211SPaul Kocialkowski 		serialnr->low = 0;
5099f852211SPaul Kocialkowski 	}
5109f852211SPaul Kocialkowski }
5119f852211SPaul Kocialkowski #endif
5129f852211SPaul Kocialkowski 
513b41d7d05SJonathan Liu #ifdef CONFIG_MISC_INIT_R
514b41d7d05SJonathan Liu int misc_init_r(void)
515b41d7d05SJonathan Liu {
5168c816573SPaul Kocialkowski 	char serial_string[17] = { 0 };
517cac5b1ccSHans de Goede 	unsigned int sid[4];
518b41d7d05SJonathan Liu 	uint8_t mac_addr[6];
5198c816573SPaul Kocialkowski 	int ret;
520b41d7d05SJonathan Liu 
5218c816573SPaul Kocialkowski 	ret = sunxi_get_sid(sid);
5228c816573SPaul Kocialkowski 	if (ret == 0 && sid[0] != 0 && sid[3] != 0) {
5238c816573SPaul Kocialkowski 		if (!getenv("ethaddr")) {
5248c816573SPaul Kocialkowski 			/* Non OUI / registered MAC address */
5258c816573SPaul Kocialkowski 			mac_addr[0] = 0x02;
526cac5b1ccSHans de Goede 			mac_addr[1] = (sid[0] >>  0) & 0xff;
527cac5b1ccSHans de Goede 			mac_addr[2] = (sid[3] >> 24) & 0xff;
528cac5b1ccSHans de Goede 			mac_addr[3] = (sid[3] >> 16) & 0xff;
529cac5b1ccSHans de Goede 			mac_addr[4] = (sid[3] >>  8) & 0xff;
530cac5b1ccSHans de Goede 			mac_addr[5] = (sid[3] >>  0) & 0xff;
531b41d7d05SJonathan Liu 
532b41d7d05SJonathan Liu 			eth_setenv_enetaddr("ethaddr", mac_addr);
533b41d7d05SJonathan Liu 		}
534b41d7d05SJonathan Liu 
5358c816573SPaul Kocialkowski 		if (!getenv("serial#")) {
5368c816573SPaul Kocialkowski 			snprintf(serial_string, sizeof(serial_string),
5378c816573SPaul Kocialkowski 				"%08x%08x", sid[0], sid[3]);
5388c816573SPaul Kocialkowski 
5398c816573SPaul Kocialkowski 			setenv("serial#", serial_string);
5408c816573SPaul Kocialkowski 		}
5418c816573SPaul Kocialkowski 	}
5428c816573SPaul Kocialkowski 
5431871a8caSHans de Goede #ifndef CONFIG_MACH_SUN9I
544e13afeefSHans de Goede 	ret = sunxi_usb_phy_probe();
545e13afeefSHans de Goede 	if (ret)
546e13afeefSHans de Goede 		return ret;
5471871a8caSHans de Goede #endif
548d42faf31SHans de Goede 	sunxi_musb_board_init();
549d42faf31SHans de Goede 
550b41d7d05SJonathan Liu 	return 0;
551b41d7d05SJonathan Liu }
552b41d7d05SJonathan Liu #endif
5532d7a084bSLuc Verhaegen 
5542d7a084bSLuc Verhaegen #ifdef CONFIG_OF_BOARD_SETUP
5552d7a084bSLuc Verhaegen int ft_board_setup(void *blob, bd_t *bd)
5562d7a084bSLuc Verhaegen {
5572d7a084bSLuc Verhaegen #ifdef CONFIG_VIDEO_DT_SIMPLEFB
5582d7a084bSLuc Verhaegen 	return sunxi_simplefb_setup(blob);
5592d7a084bSLuc Verhaegen #endif
5602d7a084bSLuc Verhaegen }
5612d7a084bSLuc Verhaegen #endif /* CONFIG_OF_BOARD_SETUP */
562