xref: /rk3399_rockchip-uboot/board/sunxi/board.c (revision 1a800f7af3ef5f42ff703fd4b313b79e471f6ced)
1cba69eeeSIan Campbell /*
2cba69eeeSIan Campbell  * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
3cba69eeeSIan Campbell  * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
4cba69eeeSIan Campbell  *
5cba69eeeSIan Campbell  * (C) Copyright 2007-2011
6cba69eeeSIan Campbell  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7cba69eeeSIan Campbell  * Tom Cubie <tangliang@allwinnertech.com>
8cba69eeeSIan Campbell  *
9cba69eeeSIan Campbell  * Some board init for the Allwinner A10-evb board.
10cba69eeeSIan Campbell  *
11cba69eeeSIan Campbell  * SPDX-License-Identifier:	GPL-2.0+
12cba69eeeSIan Campbell  */
13cba69eeeSIan Campbell 
14cba69eeeSIan Campbell #include <common.h>
15e79c7c88SHans de Goede #include <mmc.h>
1624289208SHans de Goede #ifdef CONFIG_AXP152_POWER
1724289208SHans de Goede #include <axp152.h>
1824289208SHans de Goede #endif
1914bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER
2014bc66bdSHenrik Nordstrom #include <axp209.h>
2114bc66bdSHenrik Nordstrom #endif
225c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER
235c7f10fdSOliver Schinagl #include <axp221.h>
245c7f10fdSOliver Schinagl #endif
25cba69eeeSIan Campbell #include <asm/arch/clock.h>
26b41d7d05SJonathan Liu #include <asm/arch/cpu.h>
272d7a084bSLuc Verhaegen #include <asm/arch/display.h>
28cba69eeeSIan Campbell #include <asm/arch/dram.h>
29e24ea55cSIan Campbell #include <asm/arch/gpio.h>
30e24ea55cSIan Campbell #include <asm/arch/mmc.h>
31*1a800f7aSHans de Goede #include <asm/arch/usbc.h>
32b41d7d05SJonathan Liu #include <asm/io.h>
33*1a800f7aSHans de Goede #include <linux/usb/musb.h>
34b41d7d05SJonathan Liu #include <net.h>
35cba69eeeSIan Campbell 
36cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR;
37cba69eeeSIan Campbell 
38cba69eeeSIan Campbell /* add board specific code here */
39cba69eeeSIan Campbell int board_init(void)
40cba69eeeSIan Campbell {
41cba69eeeSIan Campbell 	int id_pfr1;
42cba69eeeSIan Campbell 
43cba69eeeSIan Campbell 	gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
44cba69eeeSIan Campbell 
45cba69eeeSIan Campbell 	asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
46cba69eeeSIan Campbell 	debug("id_pfr1: 0x%08x\n", id_pfr1);
47cba69eeeSIan Campbell 	/* Generic Timer Extension available? */
48cba69eeeSIan Campbell 	if ((id_pfr1 >> 16) & 0xf) {
49cba69eeeSIan Campbell 		debug("Setting CNTFRQ\n");
50cba69eeeSIan Campbell 		/* CNTFRQ == 24 MHz */
51cba69eeeSIan Campbell 		asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000));
52cba69eeeSIan Campbell 	}
53cba69eeeSIan Campbell 
54cba69eeeSIan Campbell 	return 0;
55cba69eeeSIan Campbell }
56cba69eeeSIan Campbell 
57cba69eeeSIan Campbell int dram_init(void)
58cba69eeeSIan Campbell {
59cba69eeeSIan Campbell 	gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
60cba69eeeSIan Campbell 
61cba69eeeSIan Campbell 	return 0;
62cba69eeeSIan Campbell }
63cba69eeeSIan Campbell 
64e24ea55cSIan Campbell #ifdef CONFIG_GENERIC_MMC
65e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc)
66e24ea55cSIan Campbell {
67e24ea55cSIan Campbell 	unsigned int pin;
68e24ea55cSIan Campbell 
69e24ea55cSIan Campbell 	switch (sdc) {
70e24ea55cSIan Campbell 	case 0:
71e24ea55cSIan Campbell 		/* D1-PF0, D0-PF1, CLK-PF2, CMD-PF3, D3-PF4, D4-PF5 */
72e24ea55cSIan Campbell 		for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
73e24ea55cSIan Campbell 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPF0_SDC0);
74e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
75e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
76e24ea55cSIan Campbell 		}
77e24ea55cSIan Campbell 		break;
78e24ea55cSIan Campbell 
79e24ea55cSIan Campbell 	case 1:
80bbff84b3SHans de Goede 		/* CMD-PG3, CLK-PG4, D0~D3-PG5-8 */
81bbff84b3SHans de Goede 		for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
82bbff84b3SHans de Goede 			sunxi_gpio_set_cfgpin(pin, SUN5I_GPG3_SDC1);
83e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
84e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
85e24ea55cSIan Campbell 		}
86e24ea55cSIan Campbell 		break;
87e24ea55cSIan Campbell 
88e24ea55cSIan Campbell 	case 2:
89e24ea55cSIan Campbell 		/* CMD-PC6, CLK-PC7, D0-PC8, D1-PC9, D2-PC10, D3-PC11 */
90e24ea55cSIan Campbell 		for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
91e24ea55cSIan Campbell 			sunxi_gpio_set_cfgpin(pin, SUNXI_GPC6_SDC2);
92e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
93e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
94e24ea55cSIan Campbell 		}
95e24ea55cSIan Campbell 		break;
96e24ea55cSIan Campbell 
97e24ea55cSIan Campbell 	case 3:
98e24ea55cSIan Campbell 		/* CMD-PI4, CLK-PI5, D0~D3-PI6~9 : 2 */
99e24ea55cSIan Campbell 		for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
100e24ea55cSIan Campbell 			sunxi_gpio_set_cfgpin(pin, SUN4I_GPI4_SDC3);
101e24ea55cSIan Campbell 			sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
102e24ea55cSIan Campbell 			sunxi_gpio_set_drv(pin, 2);
103e24ea55cSIan Campbell 		}
104e24ea55cSIan Campbell 		break;
105e24ea55cSIan Campbell 
106e24ea55cSIan Campbell 	default:
107e24ea55cSIan Campbell 		printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
108e24ea55cSIan Campbell 		break;
109e24ea55cSIan Campbell 	}
110e24ea55cSIan Campbell }
111e24ea55cSIan Campbell 
112e24ea55cSIan Campbell int board_mmc_init(bd_t *bis)
113e24ea55cSIan Campbell {
114e79c7c88SHans de Goede 	__maybe_unused struct mmc *mmc0, *mmc1;
115e79c7c88SHans de Goede 	__maybe_unused char buf[512];
116e79c7c88SHans de Goede 
117e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
118e79c7c88SHans de Goede 	mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
119e79c7c88SHans de Goede 	if (!mmc0)
120e79c7c88SHans de Goede 		return -1;
121e79c7c88SHans de Goede 
1222ccfac01SHans de Goede #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
123e24ea55cSIan Campbell 	mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
124e79c7c88SHans de Goede 	mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
125e79c7c88SHans de Goede 	if (!mmc1)
126e79c7c88SHans de Goede 		return -1;
127e79c7c88SHans de Goede #endif
128e79c7c88SHans de Goede 
129e79c7c88SHans de Goede #if CONFIG_MMC_SUNXI_SLOT == 0 && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2
130e79c7c88SHans de Goede 	/*
131e79c7c88SHans de Goede 	 * Both mmc0 and mmc2 are bootable, figure out where we're booting
132e79c7c88SHans de Goede 	 * from. Try mmc0 first, just like the brom does.
133e79c7c88SHans de Goede 	 */
134e79c7c88SHans de Goede 	if (mmc_getcd(mmc0) && mmc_init(mmc0) == 0 &&
135e79c7c88SHans de Goede 	    mmc0->block_dev.block_read(0, 16, 1, buf) == 1) {
136e79c7c88SHans de Goede 		buf[12] = 0;
137e79c7c88SHans de Goede 		if (strcmp(&buf[4], "eGON.BT0") == 0)
138e79c7c88SHans de Goede 			return 0;
139e79c7c88SHans de Goede 	}
140e79c7c88SHans de Goede 
141e79c7c88SHans de Goede 	/* no bootable card in mmc0, so we must be booting from mmc2, swap */
142e79c7c88SHans de Goede 	mmc0->block_dev.dev = 1;
143e79c7c88SHans de Goede 	mmc1->block_dev.dev = 0;
144e24ea55cSIan Campbell #endif
145e24ea55cSIan Campbell 
146e24ea55cSIan Campbell 	return 0;
147e24ea55cSIan Campbell }
148e24ea55cSIan Campbell #endif
149e24ea55cSIan Campbell 
1506620377eSHans de Goede void i2c_init_board(void)
1516620377eSHans de Goede {
1526620377eSHans de Goede 	sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUNXI_GPB0_TWI0);
1536620377eSHans de Goede 	sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUNXI_GPB0_TWI0);
1546620377eSHans de Goede 	clock_twi_onoff(0, 1);
1556620377eSHans de Goede }
1566620377eSHans de Goede 
157cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD
158cba69eeeSIan Campbell void sunxi_board_init(void)
159cba69eeeSIan Campbell {
16014bc66bdSHenrik Nordstrom 	int power_failed = 0;
161cba69eeeSIan Campbell 	unsigned long ramsize;
162cba69eeeSIan Campbell 
16324289208SHans de Goede #ifdef CONFIG_AXP152_POWER
16424289208SHans de Goede 	power_failed = axp152_init();
16524289208SHans de Goede 	power_failed |= axp152_set_dcdc2(1400);
16624289208SHans de Goede 	power_failed |= axp152_set_dcdc3(1500);
16724289208SHans de Goede 	power_failed |= axp152_set_dcdc4(1250);
16824289208SHans de Goede 	power_failed |= axp152_set_ldo2(3000);
16924289208SHans de Goede #endif
17014bc66bdSHenrik Nordstrom #ifdef CONFIG_AXP209_POWER
17114bc66bdSHenrik Nordstrom 	power_failed |= axp209_init();
17214bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_dcdc2(1400);
17314bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_dcdc3(1250);
17414bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_ldo2(3000);
17514bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_ldo3(2800);
17614bc66bdSHenrik Nordstrom 	power_failed |= axp209_set_ldo4(2800);
17714bc66bdSHenrik Nordstrom #endif
1785c7f10fdSOliver Schinagl #ifdef CONFIG_AXP221_POWER
1795c7f10fdSOliver Schinagl 	power_failed = axp221_init();
1801262a85fSHans de Goede 	power_failed |= axp221_set_dcdc1(CONFIG_AXP221_DCDC1_VOLT);
181d3a96f7aSHans de Goede 	power_failed |= axp221_set_dcdc2(1200); /* A31:VDD-GPU, A23:VDD-SYS */
182d3a96f7aSHans de Goede 	power_failed |= axp221_set_dcdc3(1200); /* VDD-CPU */
183d3a96f7aSHans de Goede #ifdef CONFIG_MACH_SUN6I
184d3a96f7aSHans de Goede 	power_failed |= axp221_set_dcdc4(1200); /* A31:VDD-SYS */
185d3a96f7aSHans de Goede #else
186d3a96f7aSHans de Goede 	power_failed |= axp221_set_dcdc4(0);    /* A23:unused */
187d3a96f7aSHans de Goede #endif
188d3a96f7aSHans de Goede 	power_failed |= axp221_set_dcdc5(1500); /* VCC-DRAM */
1895c7f10fdSOliver Schinagl 	power_failed |= axp221_set_dldo1(CONFIG_AXP221_DLDO1_VOLT);
1905c7f10fdSOliver Schinagl 	power_failed |= axp221_set_dldo4(CONFIG_AXP221_DLDO4_VOLT);
1915c7f10fdSOliver Schinagl 	power_failed |= axp221_set_aldo1(CONFIG_AXP221_ALDO1_VOLT);
1925c7f10fdSOliver Schinagl 	power_failed |= axp221_set_aldo2(CONFIG_AXP221_ALDO2_VOLT);
1935c7f10fdSOliver Schinagl 	power_failed |= axp221_set_aldo3(CONFIG_AXP221_ALDO3_VOLT);
1946906df1aSSiarhei Siamashka 	power_failed |= axp221_set_eldo(3, CONFIG_AXP221_ELDO3_VOLT);
1955c7f10fdSOliver Schinagl #endif
19614bc66bdSHenrik Nordstrom 
197cba69eeeSIan Campbell 	printf("DRAM:");
198cba69eeeSIan Campbell 	ramsize = sunxi_dram_init();
199cba69eeeSIan Campbell 	printf(" %lu MiB\n", ramsize >> 20);
200cba69eeeSIan Campbell 	if (!ramsize)
201cba69eeeSIan Campbell 		hang();
20214bc66bdSHenrik Nordstrom 
20314bc66bdSHenrik Nordstrom 	/*
20414bc66bdSHenrik Nordstrom 	 * Only clock up the CPU to full speed if we are reasonably
20514bc66bdSHenrik Nordstrom 	 * assured it's being powered with suitable core voltage
20614bc66bdSHenrik Nordstrom 	 */
20714bc66bdSHenrik Nordstrom 	if (!power_failed)
20814bc66bdSHenrik Nordstrom 		clock_set_pll1(CONFIG_CLK_FULL_SPEED);
20914bc66bdSHenrik Nordstrom 	else
21014bc66bdSHenrik Nordstrom 		printf("Failed to set core voltage! Can't set CPU frequency\n");
211cba69eeeSIan Campbell }
212cba69eeeSIan Campbell #endif
213b41d7d05SJonathan Liu 
214*1a800f7aSHans de Goede #if defined(CONFIG_MUSB_HOST) || defined(CONFIG_MUSB_GADGET)
215*1a800f7aSHans de Goede static struct musb_hdrc_config musb_config = {
216*1a800f7aSHans de Goede 	.multipoint     = 1,
217*1a800f7aSHans de Goede 	.dyn_fifo       = 1,
218*1a800f7aSHans de Goede 	.num_eps        = 6,
219*1a800f7aSHans de Goede 	.ram_bits       = 11,
220*1a800f7aSHans de Goede };
221*1a800f7aSHans de Goede 
222*1a800f7aSHans de Goede static struct musb_hdrc_platform_data musb_plat = {
223*1a800f7aSHans de Goede #if defined(CONFIG_MUSB_HOST)
224*1a800f7aSHans de Goede 	.mode           = MUSB_HOST,
225*1a800f7aSHans de Goede #else
226*1a800f7aSHans de Goede 	.mode		= MUSB_PERIPHERAL,
227*1a800f7aSHans de Goede #endif
228*1a800f7aSHans de Goede 	.config         = &musb_config,
229*1a800f7aSHans de Goede 	.power          = 250,
230*1a800f7aSHans de Goede 	.platform_ops	= &sunxi_musb_ops,
231*1a800f7aSHans de Goede };
232*1a800f7aSHans de Goede #endif
233*1a800f7aSHans de Goede 
234b41d7d05SJonathan Liu #ifdef CONFIG_MISC_INIT_R
235b41d7d05SJonathan Liu int misc_init_r(void)
236b41d7d05SJonathan Liu {
237cac5b1ccSHans de Goede 	unsigned int sid[4];
238b41d7d05SJonathan Liu 
239cac5b1ccSHans de Goede 	if (!getenv("ethaddr") && sunxi_get_sid(sid) == 0 &&
240cac5b1ccSHans de Goede 			sid[0] != 0 && sid[3] != 0) {
241b41d7d05SJonathan Liu 		uint8_t mac_addr[6];
242b41d7d05SJonathan Liu 
243b41d7d05SJonathan Liu 		mac_addr[0] = 0x02; /* Non OUI / registered MAC address */
244cac5b1ccSHans de Goede 		mac_addr[1] = (sid[0] >>  0) & 0xff;
245cac5b1ccSHans de Goede 		mac_addr[2] = (sid[3] >> 24) & 0xff;
246cac5b1ccSHans de Goede 		mac_addr[3] = (sid[3] >> 16) & 0xff;
247cac5b1ccSHans de Goede 		mac_addr[4] = (sid[3] >>  8) & 0xff;
248cac5b1ccSHans de Goede 		mac_addr[5] = (sid[3] >>  0) & 0xff;
249b41d7d05SJonathan Liu 
250b41d7d05SJonathan Liu 		eth_setenv_enetaddr("ethaddr", mac_addr);
251b41d7d05SJonathan Liu 	}
252b41d7d05SJonathan Liu 
253*1a800f7aSHans de Goede #if defined(CONFIG_MUSB_HOST) || defined(CONFIG_MUSB_GADGET)
254*1a800f7aSHans de Goede 	musb_register(&musb_plat, NULL, (void *)SUNXI_USB0_BASE);
255*1a800f7aSHans de Goede #endif
256b41d7d05SJonathan Liu 	return 0;
257b41d7d05SJonathan Liu }
258b41d7d05SJonathan Liu #endif
2592d7a084bSLuc Verhaegen 
2602d7a084bSLuc Verhaegen #ifdef CONFIG_OF_BOARD_SETUP
2612d7a084bSLuc Verhaegen int ft_board_setup(void *blob, bd_t *bd)
2622d7a084bSLuc Verhaegen {
2632d7a084bSLuc Verhaegen #ifdef CONFIG_VIDEO_DT_SIMPLEFB
2642d7a084bSLuc Verhaegen 	return sunxi_simplefb_setup(blob);
2652d7a084bSLuc Verhaegen #endif
2662d7a084bSLuc Verhaegen }
2672d7a084bSLuc Verhaegen #endif /* CONFIG_OF_BOARD_SETUP */
268