1cba69eeeSIan Campbell /* 2cba69eeeSIan Campbell * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net> 3cba69eeeSIan Campbell * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net> 4cba69eeeSIan Campbell * 5cba69eeeSIan Campbell * (C) Copyright 2007-2011 6cba69eeeSIan Campbell * Allwinner Technology Co., Ltd. <www.allwinnertech.com> 7cba69eeeSIan Campbell * Tom Cubie <tangliang@allwinnertech.com> 8cba69eeeSIan Campbell * 9cba69eeeSIan Campbell * Some board init for the Allwinner A10-evb board. 10cba69eeeSIan Campbell * 11cba69eeeSIan Campbell * SPDX-License-Identifier: GPL-2.0+ 12cba69eeeSIan Campbell */ 13cba69eeeSIan Campbell 14cba69eeeSIan Campbell #include <common.h> 15e79c7c88SHans de Goede #include <mmc.h> 166944aff1SHans de Goede #include <axp_pmic.h> 17cba69eeeSIan Campbell #include <asm/arch/clock.h> 18b41d7d05SJonathan Liu #include <asm/arch/cpu.h> 192d7a084bSLuc Verhaegen #include <asm/arch/display.h> 20cba69eeeSIan Campbell #include <asm/arch/dram.h> 21e24ea55cSIan Campbell #include <asm/arch/gpio.h> 22e24ea55cSIan Campbell #include <asm/arch/mmc.h> 234a8c7c1fSHans de Goede #include <asm/arch/spl.h> 242aacc423SHans de Goede #include <asm/arch/usb_phy.h> 25d96ebc46SSiarhei Siamashka #ifndef CONFIG_ARM64 26d96ebc46SSiarhei Siamashka #include <asm/armv7.h> 27d96ebc46SSiarhei Siamashka #endif 284f7e01c9SHans de Goede #include <asm/gpio.h> 29b41d7d05SJonathan Liu #include <asm/io.h> 303f8ea3b0SHans de Goede #include <crc.h> 314a8c7c1fSHans de Goede #include <environment.h> 32*0e00a84cSMasahiro Yamada #include <linux/libfdt.h> 33f62bfa56SHans de Goede #include <nand.h> 34b41d7d05SJonathan Liu #include <net.h> 350d8382aeSJelle van der Waa #include <sy8106a.h> 365d982856SSimon Glass #include <asm/setup.h> 37cba69eeeSIan Campbell 3855410089SHans de Goede #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD) 3955410089SHans de Goede /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */ 4055410089SHans de Goede int soft_i2c_gpio_sda; 4155410089SHans de Goede int soft_i2c_gpio_scl; 424f7e01c9SHans de Goede 434f7e01c9SHans de Goede static int soft_i2c_board_init(void) 444f7e01c9SHans de Goede { 454f7e01c9SHans de Goede int ret; 464f7e01c9SHans de Goede 474f7e01c9SHans de Goede soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA); 484f7e01c9SHans de Goede if (soft_i2c_gpio_sda < 0) { 494f7e01c9SHans de Goede printf("Error invalid soft i2c sda pin: '%s', err %d\n", 504f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda); 514f7e01c9SHans de Goede return soft_i2c_gpio_sda; 524f7e01c9SHans de Goede } 534f7e01c9SHans de Goede ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda"); 544f7e01c9SHans de Goede if (ret) { 554f7e01c9SHans de Goede printf("Error requesting soft i2c sda pin: '%s', err %d\n", 564f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret); 574f7e01c9SHans de Goede return ret; 584f7e01c9SHans de Goede } 594f7e01c9SHans de Goede 604f7e01c9SHans de Goede soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL); 614f7e01c9SHans de Goede if (soft_i2c_gpio_scl < 0) { 624f7e01c9SHans de Goede printf("Error invalid soft i2c scl pin: '%s', err %d\n", 634f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl); 644f7e01c9SHans de Goede return soft_i2c_gpio_scl; 654f7e01c9SHans de Goede } 664f7e01c9SHans de Goede ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl"); 674f7e01c9SHans de Goede if (ret) { 684f7e01c9SHans de Goede printf("Error requesting soft i2c scl pin: '%s', err %d\n", 694f7e01c9SHans de Goede CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret); 704f7e01c9SHans de Goede return ret; 714f7e01c9SHans de Goede } 724f7e01c9SHans de Goede 734f7e01c9SHans de Goede return 0; 744f7e01c9SHans de Goede } 754f7e01c9SHans de Goede #else 764f7e01c9SHans de Goede static int soft_i2c_board_init(void) { return 0; } 7755410089SHans de Goede #endif 7855410089SHans de Goede 79cba69eeeSIan Campbell DECLARE_GLOBAL_DATA_PTR; 80cba69eeeSIan Campbell 81acbc7e0aSJernej Skrabec void i2c_init_board(void) 82acbc7e0aSJernej Skrabec { 83acbc7e0aSJernej Skrabec #ifdef CONFIG_I2C0_ENABLE 84acbc7e0aSJernej Skrabec #if defined(CONFIG_MACH_SUN4I) || \ 85acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN5I) || \ 86acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN7I) || \ 87acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN8I_R40) 88acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0); 89acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0); 90acbc7e0aSJernej Skrabec clock_twi_onoff(0, 1); 91acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN6I) 92acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0); 93acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0); 94acbc7e0aSJernej Skrabec clock_twi_onoff(0, 1); 95acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN8I) 96acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0); 97acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0); 98acbc7e0aSJernej Skrabec clock_twi_onoff(0, 1); 99acbc7e0aSJernej Skrabec #endif 100acbc7e0aSJernej Skrabec #endif 101acbc7e0aSJernej Skrabec 102acbc7e0aSJernej Skrabec #ifdef CONFIG_I2C1_ENABLE 103acbc7e0aSJernej Skrabec #if defined(CONFIG_MACH_SUN4I) || \ 104acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN7I) || \ 105acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN8I_R40) 106acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1); 107acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1); 108acbc7e0aSJernej Skrabec clock_twi_onoff(1, 1); 109acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN5I) 110acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1); 111acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1); 112acbc7e0aSJernej Skrabec clock_twi_onoff(1, 1); 113acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN6I) 114acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1); 115acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1); 116acbc7e0aSJernej Skrabec clock_twi_onoff(1, 1); 117acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN8I) 118acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1); 119acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1); 120acbc7e0aSJernej Skrabec clock_twi_onoff(1, 1); 121acbc7e0aSJernej Skrabec #endif 122acbc7e0aSJernej Skrabec #endif 123acbc7e0aSJernej Skrabec 124acbc7e0aSJernej Skrabec #ifdef CONFIG_I2C2_ENABLE 125acbc7e0aSJernej Skrabec #if defined(CONFIG_MACH_SUN4I) || \ 126acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN7I) || \ 127acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN8I_R40) 128acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2); 129acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2); 130acbc7e0aSJernej Skrabec clock_twi_onoff(2, 1); 131acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN5I) 132acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2); 133acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2); 134acbc7e0aSJernej Skrabec clock_twi_onoff(2, 1); 135acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN6I) 136acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2); 137acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2); 138acbc7e0aSJernej Skrabec clock_twi_onoff(2, 1); 139acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN8I) 140acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2); 141acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2); 142acbc7e0aSJernej Skrabec clock_twi_onoff(2, 1); 143acbc7e0aSJernej Skrabec #endif 144acbc7e0aSJernej Skrabec #endif 145acbc7e0aSJernej Skrabec 146acbc7e0aSJernej Skrabec #ifdef CONFIG_I2C3_ENABLE 147acbc7e0aSJernej Skrabec #if defined(CONFIG_MACH_SUN6I) 148acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3); 149acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3); 150acbc7e0aSJernej Skrabec clock_twi_onoff(3, 1); 151acbc7e0aSJernej Skrabec #elif defined(CONFIG_MACH_SUN7I) || \ 152acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN8I_R40) 153acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3); 154acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3); 155acbc7e0aSJernej Skrabec clock_twi_onoff(3, 1); 156acbc7e0aSJernej Skrabec #endif 157acbc7e0aSJernej Skrabec #endif 158acbc7e0aSJernej Skrabec 159acbc7e0aSJernej Skrabec #ifdef CONFIG_I2C4_ENABLE 160acbc7e0aSJernej Skrabec #if defined(CONFIG_MACH_SUN7I) || \ 161acbc7e0aSJernej Skrabec defined(CONFIG_MACH_SUN8I_R40) 162acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4); 163acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4); 164acbc7e0aSJernej Skrabec clock_twi_onoff(4, 1); 165acbc7e0aSJernej Skrabec #endif 166acbc7e0aSJernej Skrabec #endif 167acbc7e0aSJernej Skrabec 168acbc7e0aSJernej Skrabec #ifdef CONFIG_R_I2C_ENABLE 169acbc7e0aSJernej Skrabec clock_twi_onoff(5, 1); 170acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI); 171acbc7e0aSJernej Skrabec sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI); 172acbc7e0aSJernej Skrabec #endif 173acbc7e0aSJernej Skrabec } 174acbc7e0aSJernej Skrabec 175cba69eeeSIan Campbell /* add board specific code here */ 176cba69eeeSIan Campbell int board_init(void) 177cba69eeeSIan Campbell { 178f5fd7886SMylène Josserand __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin; 179cba69eeeSIan Campbell 180cba69eeeSIan Campbell gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100); 181cba69eeeSIan Campbell 182d96ebc46SSiarhei Siamashka #ifndef CONFIG_ARM64 183cba69eeeSIan Campbell asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1)); 184cba69eeeSIan Campbell debug("id_pfr1: 0x%08x\n", id_pfr1); 185cba69eeeSIan Campbell /* Generic Timer Extension available? */ 186d96ebc46SSiarhei Siamashka if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) { 187d96ebc46SSiarhei Siamashka uint32_t freq; 188d96ebc46SSiarhei Siamashka 189cba69eeeSIan Campbell debug("Setting CNTFRQ\n"); 190d96ebc46SSiarhei Siamashka 191d96ebc46SSiarhei Siamashka /* 192d96ebc46SSiarhei Siamashka * CNTFRQ is a secure register, so we will crash if we try to 193d96ebc46SSiarhei Siamashka * write this from the non-secure world (read is OK, though). 194d96ebc46SSiarhei Siamashka * In case some bootcode has already set the correct value, 195d96ebc46SSiarhei Siamashka * we avoid the risk of writing to it. 196d96ebc46SSiarhei Siamashka */ 197d96ebc46SSiarhei Siamashka asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq)); 198e4916e85SAndre Przywara if (freq != COUNTER_FREQUENCY) { 199d96ebc46SSiarhei Siamashka debug("arch timer frequency is %d Hz, should be %d, fixing ...\n", 200e4916e85SAndre Przywara freq, COUNTER_FREQUENCY); 201d96ebc46SSiarhei Siamashka #ifdef CONFIG_NON_SECURE 202d96ebc46SSiarhei Siamashka printf("arch timer frequency is wrong, but cannot adjust it\n"); 203d96ebc46SSiarhei Siamashka #else 204d96ebc46SSiarhei Siamashka asm volatile("mcr p15, 0, %0, c14, c0, 0" 205e4916e85SAndre Przywara : : "r"(COUNTER_FREQUENCY)); 206d96ebc46SSiarhei Siamashka #endif 207cba69eeeSIan Campbell } 208d96ebc46SSiarhei Siamashka } 209d96ebc46SSiarhei Siamashka #endif /* !CONFIG_ARM64 */ 210cba69eeeSIan Campbell 2112fcf033dSHans de Goede ret = axp_gpio_init(); 2122fcf033dSHans de Goede if (ret) 2132fcf033dSHans de Goede return ret; 2142fcf033dSHans de Goede 2159fbb0c3aSHans de Goede #ifdef CONFIG_SATAPWR 216d7b560e6SMylène Josserand satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR); 217d7b560e6SMylène Josserand gpio_request(satapwr_pin, "satapwr"); 218d7b560e6SMylène Josserand gpio_direction_output(satapwr_pin, 1); 2199fbb0c3aSHans de Goede #endif 220fc8991c6SHans de Goede #ifdef CONFIG_MACPWR 221f5fd7886SMylène Josserand macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR); 222f5fd7886SMylène Josserand gpio_request(macpwr_pin, "macpwr"); 223f5fd7886SMylène Josserand gpio_direction_output(macpwr_pin, 1); 224fc8991c6SHans de Goede #endif 225fc8991c6SHans de Goede 226a8f01ccfSJernej Skrabec #ifdef CONFIG_DM_I2C 227a8f01ccfSJernej Skrabec /* 228a8f01ccfSJernej Skrabec * Temporary workaround for enabling I2C clocks until proper sunxi DM 229a8f01ccfSJernej Skrabec * clk, reset and pinctrl drivers land. 230a8f01ccfSJernej Skrabec */ 231a8f01ccfSJernej Skrabec i2c_init_board(); 232a8f01ccfSJernej Skrabec #endif 233a8f01ccfSJernej Skrabec 2344f7e01c9SHans de Goede /* Uses dm gpio code so do this here and not in i2c_init_board() */ 2354f7e01c9SHans de Goede return soft_i2c_board_init(); 236cba69eeeSIan Campbell } 237cba69eeeSIan Campbell 238cba69eeeSIan Campbell int dram_init(void) 239cba69eeeSIan Campbell { 240cba69eeeSIan Campbell gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE); 241cba69eeeSIan Campbell 242cba69eeeSIan Campbell return 0; 243cba69eeeSIan Campbell } 244cba69eeeSIan Campbell 2454ccae81cSBoris Brezillon #if defined(CONFIG_NAND_SUNXI) 246ad008299SKarol Gugala static void nand_pinmux_setup(void) 247ad008299SKarol Gugala { 248ad008299SKarol Gugala unsigned int pin; 249022a99d8SHans de Goede 250022a99d8SHans de Goede for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++) 251ad008299SKarol Gugala sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND); 252ad008299SKarol Gugala 253022a99d8SHans de Goede #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I 254022a99d8SHans de Goede for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++) 255ad008299SKarol Gugala sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND); 256022a99d8SHans de Goede #endif 257022a99d8SHans de Goede /* sun4i / sun7i do have a PC23, but it is not used for nand, 258022a99d8SHans de Goede * only sun7i has a PC24 */ 259022a99d8SHans de Goede #ifdef CONFIG_MACH_SUN7I 260ad008299SKarol Gugala sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND); 261022a99d8SHans de Goede #endif 262ad008299SKarol Gugala } 263ad008299SKarol Gugala 264ad008299SKarol Gugala static void nand_clock_setup(void) 265ad008299SKarol Gugala { 266ad008299SKarol Gugala struct sunxi_ccm_reg *const ccm = 267ad008299SKarol Gugala (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; 26831c21471SHans de Goede 269ad008299SKarol Gugala setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0)); 27031c21471SHans de Goede #ifdef CONFIG_MACH_SUN9I 27131c21471SHans de Goede setbits_le32(&ccm->ahb_gate1, (1 << AHB_GATE_OFFSET_DMA)); 27231c21471SHans de Goede #else 27331c21471SHans de Goede setbits_le32(&ccm->ahb_gate0, (1 << AHB_GATE_OFFSET_DMA)); 27431c21471SHans de Goede #endif 275ad008299SKarol Gugala setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1); 276ad008299SKarol Gugala } 277f62bfa56SHans de Goede 278f62bfa56SHans de Goede void board_nand_init(void) 279f62bfa56SHans de Goede { 280f62bfa56SHans de Goede nand_pinmux_setup(); 281f62bfa56SHans de Goede nand_clock_setup(); 2824ccae81cSBoris Brezillon #ifndef CONFIG_SPL_BUILD 2834ccae81cSBoris Brezillon sunxi_nand_init(); 2844ccae81cSBoris Brezillon #endif 285f62bfa56SHans de Goede } 286ad008299SKarol Gugala #endif 287ad008299SKarol Gugala 2884aa2ba3aSMasahiro Yamada #ifdef CONFIG_MMC 289e24ea55cSIan Campbell static void mmc_pinmux_setup(int sdc) 290e24ea55cSIan Campbell { 291e24ea55cSIan Campbell unsigned int pin; 2928deacca9SPaul Kocialkowski __maybe_unused int pins; 293e24ea55cSIan Campbell 294e24ea55cSIan Campbell switch (sdc) { 295e24ea55cSIan Campbell case 0: 2968deacca9SPaul Kocialkowski /* SDC0: PF0-PF5 */ 297e24ea55cSIan Campbell for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) { 298487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0); 299e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 300e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 301e24ea55cSIan Campbell } 302e24ea55cSIan Campbell break; 303e24ea55cSIan Campbell 304e24ea55cSIan Campbell case 1: 3058deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS); 3068deacca9SPaul Kocialkowski 3078094a4a2SChen-Yu Tsai #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \ 3088094a4a2SChen-Yu Tsai defined(CONFIG_MACH_SUN8I_R40) 3098deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_H) { 3108deacca9SPaul Kocialkowski /* SDC1: PH22-PH-27 */ 3118deacca9SPaul Kocialkowski for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) { 3128deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1); 3138deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3148deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3158deacca9SPaul Kocialkowski } 3168deacca9SPaul Kocialkowski } else { 3178deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 3188deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 3198deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1); 3208deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3218deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3228deacca9SPaul Kocialkowski } 3238deacca9SPaul Kocialkowski } 3248deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 3258deacca9SPaul Kocialkowski /* SDC1: PG3-PG8 */ 326bbff84b3SHans de Goede for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) { 327487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1); 328e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 329e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 330e24ea55cSIan Campbell } 3318deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 3328deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 3338deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 3348deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1); 3358deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3368deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3378deacca9SPaul Kocialkowski } 3388deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN8I) 3398deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_D) { 3408deacca9SPaul Kocialkowski /* SDC1: PD2-PD7 */ 3418deacca9SPaul Kocialkowski for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) { 3428deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1); 3438deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3448deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3458deacca9SPaul Kocialkowski } 3468deacca9SPaul Kocialkowski } else { 3478deacca9SPaul Kocialkowski /* SDC1: PG0-PG5 */ 3488deacca9SPaul Kocialkowski for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) { 3498deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1); 3508deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3518deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3528deacca9SPaul Kocialkowski } 3538deacca9SPaul Kocialkowski } 3548deacca9SPaul Kocialkowski #endif 355e24ea55cSIan Campbell break; 356e24ea55cSIan Campbell 357e24ea55cSIan Campbell case 2: 3588deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS); 3598deacca9SPaul Kocialkowski 3608deacca9SPaul Kocialkowski #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) 3618deacca9SPaul Kocialkowski /* SDC2: PC6-PC11 */ 362e24ea55cSIan Campbell for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) { 363487b3277SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 364e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 365e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 366e24ea55cSIan Campbell } 3678deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN5I) 3688deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_E) { 3698deacca9SPaul Kocialkowski /* SDC2: PE4-PE9 */ 3708deacca9SPaul Kocialkowski for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) { 3718deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2); 372e24ea55cSIan Campbell sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 373e24ea55cSIan Campbell sunxi_gpio_set_drv(pin, 2); 374e24ea55cSIan Campbell } 3758deacca9SPaul Kocialkowski } else { 3768deacca9SPaul Kocialkowski /* SDC2: PC6-PC15 */ 3778deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 3788deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 3798deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3808deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3818deacca9SPaul Kocialkowski } 3828deacca9SPaul Kocialkowski } 3838deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 3848deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_A) { 3858deacca9SPaul Kocialkowski /* SDC2: PA9-PA14 */ 3868deacca9SPaul Kocialkowski for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) { 3878deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2); 3888deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3898deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3908deacca9SPaul Kocialkowski } 3918deacca9SPaul Kocialkowski } else { 3928deacca9SPaul Kocialkowski /* SDC2: PC6-PC15, PC24 */ 3938deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 3948deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 3958deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 3968deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 3978deacca9SPaul Kocialkowski } 3988deacca9SPaul Kocialkowski 3998deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2); 4008deacca9SPaul Kocialkowski sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 4018deacca9SPaul Kocialkowski sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 4028deacca9SPaul Kocialkowski } 4038094a4a2SChen-Yu Tsai #elif defined(CONFIG_MACH_SUN8I_R40) 4048094a4a2SChen-Yu Tsai /* SDC2: PC6-PC15, PC24 */ 4058094a4a2SChen-Yu Tsai for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 4068094a4a2SChen-Yu Tsai sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 4078094a4a2SChen-Yu Tsai sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 4088094a4a2SChen-Yu Tsai sunxi_gpio_set_drv(pin, 2); 4098094a4a2SChen-Yu Tsai } 4108094a4a2SChen-Yu Tsai 4118094a4a2SChen-Yu Tsai sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2); 4128094a4a2SChen-Yu Tsai sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 4138094a4a2SChen-Yu Tsai sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 414d96ebc46SSiarhei Siamashka #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I) 4158deacca9SPaul Kocialkowski /* SDC2: PC5-PC6, PC8-PC16 */ 4168deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) { 4178deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 4188deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 4198deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 4208deacca9SPaul Kocialkowski } 4218deacca9SPaul Kocialkowski 4228deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) { 4238deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 4248deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 4258deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 4268deacca9SPaul Kocialkowski } 4273ebb4567SPhilipp Tomsich #elif defined(CONFIG_MACH_SUN9I) 4283ebb4567SPhilipp Tomsich /* SDC2: PC6-PC16 */ 4293ebb4567SPhilipp Tomsich for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) { 4303ebb4567SPhilipp Tomsich sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2); 4313ebb4567SPhilipp Tomsich sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 4323ebb4567SPhilipp Tomsich sunxi_gpio_set_drv(pin, 2); 4333ebb4567SPhilipp Tomsich } 4348deacca9SPaul Kocialkowski #endif 4358deacca9SPaul Kocialkowski break; 4368deacca9SPaul Kocialkowski 4378deacca9SPaul Kocialkowski case 3: 4388deacca9SPaul Kocialkowski pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS); 4398deacca9SPaul Kocialkowski 4408094a4a2SChen-Yu Tsai #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \ 4418094a4a2SChen-Yu Tsai defined(CONFIG_MACH_SUN8I_R40) 4428deacca9SPaul Kocialkowski /* SDC3: PI4-PI9 */ 4438deacca9SPaul Kocialkowski for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) { 4448deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3); 4458deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 4468deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 4478deacca9SPaul Kocialkowski } 4488deacca9SPaul Kocialkowski #elif defined(CONFIG_MACH_SUN6I) 4498deacca9SPaul Kocialkowski if (pins == SUNXI_GPIO_A) { 4508deacca9SPaul Kocialkowski /* SDC3: PA9-PA14 */ 4518deacca9SPaul Kocialkowski for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) { 4528deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3); 4538deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 4548deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 4558deacca9SPaul Kocialkowski } 4568deacca9SPaul Kocialkowski } else { 4578deacca9SPaul Kocialkowski /* SDC3: PC6-PC15, PC24 */ 4588deacca9SPaul Kocialkowski for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) { 4598deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3); 4608deacca9SPaul Kocialkowski sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); 4618deacca9SPaul Kocialkowski sunxi_gpio_set_drv(pin, 2); 4628deacca9SPaul Kocialkowski } 4638deacca9SPaul Kocialkowski 4648deacca9SPaul Kocialkowski sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3); 4658deacca9SPaul Kocialkowski sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP); 4668deacca9SPaul Kocialkowski sunxi_gpio_set_drv(SUNXI_GPC(24), 2); 4678deacca9SPaul Kocialkowski } 4688deacca9SPaul Kocialkowski #endif 469e24ea55cSIan Campbell break; 470e24ea55cSIan Campbell 471e24ea55cSIan Campbell default: 472e24ea55cSIan Campbell printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc); 473e24ea55cSIan Campbell break; 474e24ea55cSIan Campbell } 475e24ea55cSIan Campbell } 476e24ea55cSIan Campbell 477e24ea55cSIan Campbell int board_mmc_init(bd_t *bis) 478e24ea55cSIan Campbell { 479e79c7c88SHans de Goede __maybe_unused struct mmc *mmc0, *mmc1; 480e79c7c88SHans de Goede __maybe_unused char buf[512]; 481e79c7c88SHans de Goede 482e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT); 483e79c7c88SHans de Goede mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT); 484e79c7c88SHans de Goede if (!mmc0) 485e79c7c88SHans de Goede return -1; 486e79c7c88SHans de Goede 4872ccfac01SHans de Goede #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1 488e24ea55cSIan Campbell mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA); 489e79c7c88SHans de Goede mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA); 490e79c7c88SHans de Goede if (!mmc1) 491e79c7c88SHans de Goede return -1; 492e79c7c88SHans de Goede #endif 493e79c7c88SHans de Goede 494bf5b9b10SDaniel Kochmański #if !defined(CONFIG_SPL_BUILD) && CONFIG_MMC_SUNXI_SLOT_EXTRA == 2 495e79c7c88SHans de Goede /* 496bf5b9b10SDaniel Kochmański * On systems with an emmc (mmc2), figure out if we are booting from 497bf5b9b10SDaniel Kochmański * the emmc and if we are make it "mmc dev 0" so that boot.scr, etc. 498bf5b9b10SDaniel Kochmański * are searched there first. Note we only do this for u-boot proper, 499bf5b9b10SDaniel Kochmański * not for the SPL, see spl_boot_device(). 500e79c7c88SHans de Goede */ 501ef36d9aeSHans de Goede if (readb(SPL_ADDR + 0x28) == SUNXI_BOOTED_FROM_MMC2) { 502bf5b9b10SDaniel Kochmański /* Booting from emmc / mmc2, swap */ 503bcce53d0SSimon Glass mmc0->block_dev.devnum = 1; 504bcce53d0SSimon Glass mmc1->block_dev.devnum = 0; 505bf5b9b10SDaniel Kochmański } 506e24ea55cSIan Campbell #endif 507e24ea55cSIan Campbell 508e24ea55cSIan Campbell return 0; 509e24ea55cSIan Campbell } 510e24ea55cSIan Campbell #endif 511e24ea55cSIan Campbell 512cba69eeeSIan Campbell #ifdef CONFIG_SPL_BUILD 513cba69eeeSIan Campbell void sunxi_board_init(void) 514cba69eeeSIan Campbell { 51514bc66bdSHenrik Nordstrom int power_failed = 0; 516cba69eeeSIan Campbell 5170d8382aeSJelle van der Waa #ifdef CONFIG_SY8106A_POWER 5180d8382aeSJelle van der Waa power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT); 5190d8382aeSJelle van der Waa #endif 5200d8382aeSJelle van der Waa 52195ab8feeSvishnupatekar #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \ 522795857dfSChen-Yu Tsai defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \ 523795857dfSChen-Yu Tsai defined CONFIG_AXP818_POWER 5246944aff1SHans de Goede power_failed = axp_init(); 5256944aff1SHans de Goede 526795857dfSChen-Yu Tsai #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \ 527795857dfSChen-Yu Tsai defined CONFIG_AXP818_POWER 5286944aff1SHans de Goede power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT); 52924289208SHans de Goede #endif 5306944aff1SHans de Goede power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT); 5316944aff1SHans de Goede power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT); 53295ab8feeSvishnupatekar #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER) 5336944aff1SHans de Goede power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT); 53414bc66bdSHenrik Nordstrom #endif 535795857dfSChen-Yu Tsai #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \ 536795857dfSChen-Yu Tsai defined CONFIG_AXP818_POWER 5376944aff1SHans de Goede power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT); 5385c7f10fdSOliver Schinagl #endif 53914bc66bdSHenrik Nordstrom 540795857dfSChen-Yu Tsai #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \ 541795857dfSChen-Yu Tsai defined CONFIG_AXP818_POWER 5426944aff1SHans de Goede power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT); 5436944aff1SHans de Goede #endif 5446944aff1SHans de Goede power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT); 545f3c5045aSChen-Yu Tsai #if !defined(CONFIG_AXP152_POWER) 5466944aff1SHans de Goede power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT); 5476944aff1SHans de Goede #endif 5486944aff1SHans de Goede #ifdef CONFIG_AXP209_POWER 5496944aff1SHans de Goede power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT); 5506944aff1SHans de Goede #endif 5516944aff1SHans de Goede 552795857dfSChen-Yu Tsai #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \ 553795857dfSChen-Yu Tsai defined(CONFIG_AXP818_POWER) 5543517a27dSChen-Yu Tsai power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT); 5553517a27dSChen-Yu Tsai power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT); 556795857dfSChen-Yu Tsai #if !defined CONFIG_AXP809_POWER 5573517a27dSChen-Yu Tsai power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT); 5583517a27dSChen-Yu Tsai power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT); 559795857dfSChen-Yu Tsai #endif 5606944aff1SHans de Goede power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT); 5616944aff1SHans de Goede power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT); 5626944aff1SHans de Goede power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT); 5636944aff1SHans de Goede #endif 56438491d9cSChen-Yu Tsai 56538491d9cSChen-Yu Tsai #ifdef CONFIG_AXP818_POWER 56638491d9cSChen-Yu Tsai power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT); 56738491d9cSChen-Yu Tsai power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT); 56838491d9cSChen-Yu Tsai power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT); 569795857dfSChen-Yu Tsai #endif 570795857dfSChen-Yu Tsai 571795857dfSChen-Yu Tsai #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER 57215278ccbSChen-Yu Tsai power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON)); 57338491d9cSChen-Yu Tsai #endif 5746944aff1SHans de Goede #endif 575cba69eeeSIan Campbell printf("DRAM:"); 576414eb6fdSAndre Przywara gd->ram_size = sunxi_dram_init(); 577414eb6fdSAndre Przywara printf(" %d MiB\n", (int)(gd->ram_size >> 20)); 578414eb6fdSAndre Przywara if (!gd->ram_size) 579cba69eeeSIan Campbell hang(); 58014bc66bdSHenrik Nordstrom 58114bc66bdSHenrik Nordstrom /* 58214bc66bdSHenrik Nordstrom * Only clock up the CPU to full speed if we are reasonably 58314bc66bdSHenrik Nordstrom * assured it's being powered with suitable core voltage 58414bc66bdSHenrik Nordstrom */ 58514bc66bdSHenrik Nordstrom if (!power_failed) 586e71b422bSIain Paton clock_set_pll1(CONFIG_SYS_CLK_FREQ); 58714bc66bdSHenrik Nordstrom else 58814bc66bdSHenrik Nordstrom printf("Failed to set core voltage! Can't set CPU frequency\n"); 589cba69eeeSIan Campbell } 590cba69eeeSIan Campbell #endif 591b41d7d05SJonathan Liu 592f1df758dSPaul Kocialkowski #ifdef CONFIG_USB_GADGET 593f1df758dSPaul Kocialkowski int g_dnl_board_usb_cable_connected(void) 594f1df758dSPaul Kocialkowski { 5955bfdca0dSPaul Kocialkowski return sunxi_usb_phy_vbus_detect(0); 596f1df758dSPaul Kocialkowski } 597f1df758dSPaul Kocialkowski #endif 598f1df758dSPaul Kocialkowski 5999f852211SPaul Kocialkowski #ifdef CONFIG_SERIAL_TAG 6009f852211SPaul Kocialkowski void get_board_serial(struct tag_serialnr *serialnr) 6019f852211SPaul Kocialkowski { 6029f852211SPaul Kocialkowski char *serial_string; 6039f852211SPaul Kocialkowski unsigned long long serial; 6049f852211SPaul Kocialkowski 60500caae6dSSimon Glass serial_string = env_get("serial#"); 6069f852211SPaul Kocialkowski 6079f852211SPaul Kocialkowski if (serial_string) { 6089f852211SPaul Kocialkowski serial = simple_strtoull(serial_string, NULL, 16); 6099f852211SPaul Kocialkowski 6109f852211SPaul Kocialkowski serialnr->high = (unsigned int) (serial >> 32); 6119f852211SPaul Kocialkowski serialnr->low = (unsigned int) (serial & 0xffffffff); 6129f852211SPaul Kocialkowski } else { 6139f852211SPaul Kocialkowski serialnr->high = 0; 6149f852211SPaul Kocialkowski serialnr->low = 0; 6159f852211SPaul Kocialkowski } 6169f852211SPaul Kocialkowski } 6179f852211SPaul Kocialkowski #endif 6189f852211SPaul Kocialkowski 619af654d14SBernhard Nortmann /* 620af654d14SBernhard Nortmann * Check the SPL header for the "sunxi" variant. If found: parse values 621af654d14SBernhard Nortmann * that might have been passed by the loader ("fel" utility), and update 622af654d14SBernhard Nortmann * the environment accordingly. 623af654d14SBernhard Nortmann */ 624af654d14SBernhard Nortmann static void parse_spl_header(const uint32_t spl_addr) 625af654d14SBernhard Nortmann { 626d96ebc46SSiarhei Siamashka struct boot_file_head *spl = (void *)(ulong)spl_addr; 627320e0570SBernhard Nortmann if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0) 628320e0570SBernhard Nortmann return; /* signature mismatch, no usable header */ 629320e0570SBernhard Nortmann 630af654d14SBernhard Nortmann uint8_t spl_header_version = spl->spl_signature[3]; 631320e0570SBernhard Nortmann if (spl_header_version != SPL_HEADER_VERSION) { 632af654d14SBernhard Nortmann printf("sunxi SPL version mismatch: expected %u, got %u\n", 633af654d14SBernhard Nortmann SPL_HEADER_VERSION, spl_header_version); 634320e0570SBernhard Nortmann return; 635af654d14SBernhard Nortmann } 636320e0570SBernhard Nortmann if (!spl->fel_script_address) 637320e0570SBernhard Nortmann return; 638320e0570SBernhard Nortmann 639320e0570SBernhard Nortmann if (spl->fel_uEnv_length != 0) { 640320e0570SBernhard Nortmann /* 641320e0570SBernhard Nortmann * data is expected in uEnv.txt compatible format, so "env 642320e0570SBernhard Nortmann * import -t" the string(s) at fel_script_address right away. 643320e0570SBernhard Nortmann */ 6445a74a391SAndre Przywara himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address, 645320e0570SBernhard Nortmann spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL); 646320e0570SBernhard Nortmann return; 647320e0570SBernhard Nortmann } 648320e0570SBernhard Nortmann /* otherwise assume .scr format (mkimage-type script) */ 649018f5303SSimon Glass env_set_hex("fel_scriptaddr", spl->fel_script_address); 650af654d14SBernhard Nortmann } 651af654d14SBernhard Nortmann 652f221961eSHans de Goede /* 653f221961eSHans de Goede * Note this function gets called multiple times. 654f221961eSHans de Goede * It must not make any changes to env variables which already exist. 655f221961eSHans de Goede */ 656f221961eSHans de Goede static void setup_environment(const void *fdt) 657b41d7d05SJonathan Liu { 6588c816573SPaul Kocialkowski char serial_string[17] = { 0 }; 659cac5b1ccSHans de Goede unsigned int sid[4]; 660b41d7d05SJonathan Liu uint8_t mac_addr[6]; 661f221961eSHans de Goede char ethaddr[16]; 662f221961eSHans de Goede int i, ret; 663f221961eSHans de Goede 664f221961eSHans de Goede ret = sunxi_get_sid(sid); 6653f8ea3b0SHans de Goede if (ret == 0 && sid[0] != 0) { 6663f8ea3b0SHans de Goede /* 6673f8ea3b0SHans de Goede * The single words 1 - 3 of the SID have quite a few bits 6683f8ea3b0SHans de Goede * which are the same on many models, so we take a crc32 6693f8ea3b0SHans de Goede * of all 3 words, to get a more unique value. 6703f8ea3b0SHans de Goede * 6713f8ea3b0SHans de Goede * Note we only do this on newer SoCs as we cannot change 6723f8ea3b0SHans de Goede * the algorithm on older SoCs since those have been using 6733f8ea3b0SHans de Goede * fixed mac-addresses based on only using word 3 for a 6743f8ea3b0SHans de Goede * long time and changing a fixed mac-address with an 6753f8ea3b0SHans de Goede * u-boot update is not good. 6763f8ea3b0SHans de Goede */ 6773f8ea3b0SHans de Goede #if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \ 6783f8ea3b0SHans de Goede !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \ 6793f8ea3b0SHans de Goede !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33) 6803f8ea3b0SHans de Goede sid[3] = crc32(0, (unsigned char *)&sid[1], 12); 6813f8ea3b0SHans de Goede #endif 6823f8ea3b0SHans de Goede 68397322c3eSHans de Goede /* Ensure the NIC specific bytes of the mac are not all 0 */ 68497322c3eSHans de Goede if ((sid[3] & 0xffffff) == 0) 68597322c3eSHans de Goede sid[3] |= 0x800000; 68697322c3eSHans de Goede 687f221961eSHans de Goede for (i = 0; i < 4; i++) { 688f221961eSHans de Goede sprintf(ethaddr, "ethernet%d", i); 689f221961eSHans de Goede if (!fdt_get_alias(fdt, ethaddr)) 690f221961eSHans de Goede continue; 691f221961eSHans de Goede 692f221961eSHans de Goede if (i == 0) 693f221961eSHans de Goede strcpy(ethaddr, "ethaddr"); 694f221961eSHans de Goede else 695f221961eSHans de Goede sprintf(ethaddr, "eth%daddr", i); 696f221961eSHans de Goede 69700caae6dSSimon Glass if (env_get(ethaddr)) 698f221961eSHans de Goede continue; 699f221961eSHans de Goede 700f221961eSHans de Goede /* Non OUI / registered MAC address */ 701f221961eSHans de Goede mac_addr[0] = (i << 4) | 0x02; 702f221961eSHans de Goede mac_addr[1] = (sid[0] >> 0) & 0xff; 703f221961eSHans de Goede mac_addr[2] = (sid[3] >> 24) & 0xff; 704f221961eSHans de Goede mac_addr[3] = (sid[3] >> 16) & 0xff; 705f221961eSHans de Goede mac_addr[4] = (sid[3] >> 8) & 0xff; 706f221961eSHans de Goede mac_addr[5] = (sid[3] >> 0) & 0xff; 707f221961eSHans de Goede 708fd1e959eSSimon Glass eth_env_set_enetaddr(ethaddr, mac_addr); 709f221961eSHans de Goede } 710f221961eSHans de Goede 71100caae6dSSimon Glass if (!env_get("serial#")) { 712f221961eSHans de Goede snprintf(serial_string, sizeof(serial_string), 713f221961eSHans de Goede "%08x%08x", sid[0], sid[3]); 714f221961eSHans de Goede 715382bee57SSimon Glass env_set("serial#", serial_string); 716f221961eSHans de Goede } 717f221961eSHans de Goede } 718f221961eSHans de Goede } 719f221961eSHans de Goede 720f221961eSHans de Goede int misc_init_r(void) 721f221961eSHans de Goede { 722f221961eSHans de Goede __maybe_unused int ret; 723b41d7d05SJonathan Liu 724382bee57SSimon Glass env_set("fel_booted", NULL); 725382bee57SSimon Glass env_set("fel_scriptaddr", NULL); 726af654d14SBernhard Nortmann /* determine if we are running in FEL mode */ 727af654d14SBernhard Nortmann if (!is_boot0_magic(SPL_ADDR + 4)) { /* eGON.BT0 */ 728382bee57SSimon Glass env_set("fel_booted", "1"); 729af654d14SBernhard Nortmann parse_spl_header(SPL_ADDR); 730af654d14SBernhard Nortmann } 731af654d14SBernhard Nortmann 732f221961eSHans de Goede setup_environment(gd->fdt_blob); 7338c816573SPaul Kocialkowski 7341871a8caSHans de Goede #ifndef CONFIG_MACH_SUN9I 735e13afeefSHans de Goede ret = sunxi_usb_phy_probe(); 736e13afeefSHans de Goede if (ret) 737e13afeefSHans de Goede return ret; 7381871a8caSHans de Goede #endif 739d42faf31SHans de Goede sunxi_musb_board_init(); 740d42faf31SHans de Goede 741b41d7d05SJonathan Liu return 0; 742b41d7d05SJonathan Liu } 7432d7a084bSLuc Verhaegen 7442d7a084bSLuc Verhaegen int ft_board_setup(void *blob, bd_t *bd) 7452d7a084bSLuc Verhaegen { 746d75111a7SHans de Goede int __maybe_unused r; 747d75111a7SHans de Goede 748f221961eSHans de Goede /* 749f221961eSHans de Goede * Call setup_environment again in case the boot fdt has 750f221961eSHans de Goede * ethernet aliases the u-boot copy does not have. 751f221961eSHans de Goede */ 752f221961eSHans de Goede setup_environment(blob); 753f221961eSHans de Goede 7542d7a084bSLuc Verhaegen #ifdef CONFIG_VIDEO_DT_SIMPLEFB 755d75111a7SHans de Goede r = sunxi_simplefb_setup(blob); 756d75111a7SHans de Goede if (r) 757d75111a7SHans de Goede return r; 7582d7a084bSLuc Verhaegen #endif 759d75111a7SHans de Goede return 0; 7602d7a084bSLuc Verhaegen } 7619ea3c35aSAndre Przywara 7629ea3c35aSAndre Przywara #ifdef CONFIG_SPL_LOAD_FIT 7639ea3c35aSAndre Przywara int board_fit_config_name_match(const char *name) 7649ea3c35aSAndre Przywara { 76554254ba7SAndre Przywara struct boot_file_head *spl = (void *)(ulong)SPL_ADDR; 76654254ba7SAndre Przywara const char *cmp_str = (void *)(ulong)SPL_ADDR; 7679ea3c35aSAndre Przywara 76854254ba7SAndre Przywara /* Check if there is a DT name stored in the SPL header and use that. */ 76954254ba7SAndre Przywara if (spl->dt_name_offset) { 77054254ba7SAndre Przywara cmp_str += spl->dt_name_offset; 77154254ba7SAndre Przywara } else { 7729ea3c35aSAndre Przywara #ifdef CONFIG_DEFAULT_DEVICE_TREE 7739ea3c35aSAndre Przywara cmp_str = CONFIG_DEFAULT_DEVICE_TREE; 7749ea3c35aSAndre Przywara #else 7759ea3c35aSAndre Przywara return 0; 7769ea3c35aSAndre Przywara #endif 77754254ba7SAndre Przywara }; 7789ea3c35aSAndre Przywara 7799ea3c35aSAndre Przywara /* Differentiate the two Pine64 board DTs by their DRAM size. */ 7809ea3c35aSAndre Przywara if (strstr(name, "-pine64") && strstr(cmp_str, "-pine64")) { 7819ea3c35aSAndre Przywara if ((gd->ram_size > 512 * 1024 * 1024)) 7829ea3c35aSAndre Przywara return !strstr(name, "plus"); 7839ea3c35aSAndre Przywara else 7849ea3c35aSAndre Przywara return !!strstr(name, "plus"); 7859ea3c35aSAndre Przywara } else { 7869ea3c35aSAndre Przywara return strcmp(name, cmp_str); 7879ea3c35aSAndre Przywara } 7889ea3c35aSAndre Przywara } 7899ea3c35aSAndre Przywara #endif 790