1b8ce6fe2SFabio Estevam /* 2b8ce6fe2SFabio Estevam * Copyright (C) 2015 Freescale Semiconductor, Inc. 3b8ce6fe2SFabio Estevam * 4b8ce6fe2SFabio Estevam * Author: Fabio Estevam <fabio.estevam@freescale.com> 5b8ce6fe2SFabio Estevam * 6b8ce6fe2SFabio Estevam * Copyright (C) 2013 Jon Nettleton <jon.nettleton@gmail.com> 7b8ce6fe2SFabio Estevam * 8b8ce6fe2SFabio Estevam * Based on SPL code from Solidrun tree, which is: 9b8ce6fe2SFabio Estevam * Author: Tungyi Lin <tungyilin1127@gmail.com> 10b8ce6fe2SFabio Estevam * 11b8ce6fe2SFabio Estevam * Derived from EDM_CF_IMX6 code by TechNexion,Inc 12b8ce6fe2SFabio Estevam * Ported to SolidRun microSOM by Rabeeh Khoury <rabeeh@solid-run.com> 13b8ce6fe2SFabio Estevam * 14b8ce6fe2SFabio Estevam * SPDX-License-Identifier: GPL-2.0+ 15b8ce6fe2SFabio Estevam */ 16b8ce6fe2SFabio Estevam 17b8ce6fe2SFabio Estevam #include <asm/arch/clock.h> 18b8ce6fe2SFabio Estevam #include <asm/arch/imx-regs.h> 19b8ce6fe2SFabio Estevam #include <asm/arch/iomux.h> 20b8ce6fe2SFabio Estevam #include <asm/arch/mx6-pins.h> 21b8ce6fe2SFabio Estevam #include <asm/errno.h> 22b8ce6fe2SFabio Estevam #include <asm/gpio.h> 23b8ce6fe2SFabio Estevam #include <asm/imx-common/iomux-v3.h> 24b8ce6fe2SFabio Estevam #include <mmc.h> 25b8ce6fe2SFabio Estevam #include <fsl_esdhc.h> 26b8ce6fe2SFabio Estevam #include <miiphy.h> 27b8ce6fe2SFabio Estevam #include <netdev.h> 28b8ce6fe2SFabio Estevam #include <asm/arch/crm_regs.h> 29b8ce6fe2SFabio Estevam #include <asm/io.h> 30b8ce6fe2SFabio Estevam #include <asm/arch/sys_proto.h> 31b8ce6fe2SFabio Estevam #include <spl.h> 32b8ce6fe2SFabio Estevam 33b8ce6fe2SFabio Estevam DECLARE_GLOBAL_DATA_PTR; 34b8ce6fe2SFabio Estevam 35b8ce6fe2SFabio Estevam #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ 36b8ce6fe2SFabio Estevam PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \ 37b8ce6fe2SFabio Estevam PAD_CTL_SRE_FAST | PAD_CTL_HYS) 38b8ce6fe2SFabio Estevam 39b8ce6fe2SFabio Estevam #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \ 40b8ce6fe2SFabio Estevam PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \ 41b8ce6fe2SFabio Estevam PAD_CTL_SRE_FAST | PAD_CTL_HYS) 42b8ce6fe2SFabio Estevam 43b8ce6fe2SFabio Estevam #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ 44b8ce6fe2SFabio Estevam PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS) 45b8ce6fe2SFabio Estevam 46b8ce6fe2SFabio Estevam #define ENET_PAD_CTRL_PD (PAD_CTL_PUS_100K_DOWN | \ 47b8ce6fe2SFabio Estevam PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS) 48b8ce6fe2SFabio Estevam 49b8ce6fe2SFabio Estevam #define ENET_PAD_CTRL_CLK ((PAD_CTL_PUS_100K_UP & ~PAD_CTL_PKE) | \ 50b8ce6fe2SFabio Estevam PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST) 51b8ce6fe2SFabio Estevam 52b8ce6fe2SFabio Estevam #define ETH_PHY_RESET IMX_GPIO_NR(4, 15) 53b8ce6fe2SFabio Estevam 54b8ce6fe2SFabio Estevam int dram_init(void) 55b8ce6fe2SFabio Estevam { 56b8ce6fe2SFabio Estevam gd->ram_size = imx_ddr_size(); 57b8ce6fe2SFabio Estevam return 0; 58b8ce6fe2SFabio Estevam } 59b8ce6fe2SFabio Estevam 60b8ce6fe2SFabio Estevam static iomux_v3_cfg_t const uart1_pads[] = { 61cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)), 62cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)), 63b8ce6fe2SFabio Estevam }; 64b8ce6fe2SFabio Estevam 65b8ce6fe2SFabio Estevam static iomux_v3_cfg_t const usdhc2_pads[] = { 66cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)), 67cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)), 68cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), 69cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), 70cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), 71cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), 72b8ce6fe2SFabio Estevam }; 73b8ce6fe2SFabio Estevam 74*feb6cc5cSFabio Estevam static iomux_v3_cfg_t const hb_cbi_sense[] = { 75*feb6cc5cSFabio Estevam /* These pins are for sensing if it is a CuBox-i or a HummingBoard */ 76*feb6cc5cSFabio Estevam IOMUX_PADS(PAD_KEY_ROW1__GPIO4_IO09 | MUX_PAD_CTRL(UART_PAD_CTRL)), 77*feb6cc5cSFabio Estevam IOMUX_PADS(PAD_EIM_DA4__GPIO3_IO04 | MUX_PAD_CTRL(UART_PAD_CTRL)), 78*feb6cc5cSFabio Estevam }; 79*feb6cc5cSFabio Estevam 80b8ce6fe2SFabio Estevam static void setup_iomux_uart(void) 81b8ce6fe2SFabio Estevam { 82cfdcc5f7SFabio Estevam SETUP_IOMUX_PADS(uart1_pads); 83b8ce6fe2SFabio Estevam } 84b8ce6fe2SFabio Estevam 85b8ce6fe2SFabio Estevam static struct fsl_esdhc_cfg usdhc_cfg[1] = { 86b8ce6fe2SFabio Estevam {USDHC2_BASE_ADDR}, 87b8ce6fe2SFabio Estevam }; 88b8ce6fe2SFabio Estevam 89b8ce6fe2SFabio Estevam int board_mmc_getcd(struct mmc *mmc) 90b8ce6fe2SFabio Estevam { 91b8ce6fe2SFabio Estevam return 1; /* uSDHC2 is always present */ 92b8ce6fe2SFabio Estevam } 93b8ce6fe2SFabio Estevam 94b8ce6fe2SFabio Estevam int board_mmc_init(bd_t *bis) 95b8ce6fe2SFabio Estevam { 96cfdcc5f7SFabio Estevam SETUP_IOMUX_PADS(usdhc2_pads); 97b8ce6fe2SFabio Estevam usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR; 98b8ce6fe2SFabio Estevam usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK); 99b8ce6fe2SFabio Estevam gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk; 100b8ce6fe2SFabio Estevam 101b8ce6fe2SFabio Estevam return fsl_esdhc_initialize(bis, &usdhc_cfg[0]); 102b8ce6fe2SFabio Estevam } 103b8ce6fe2SFabio Estevam 104b8ce6fe2SFabio Estevam static iomux_v3_cfg_t const enet_pads[] = { 105cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)), 106cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)), 107b8ce6fe2SFabio Estevam /* AR8035 reset */ 108cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_KEY_ROW4__GPIO4_IO15 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD)), 109b8ce6fe2SFabio Estevam /* AR8035 interrupt */ 110cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_DI0_PIN2__GPIO4_IO18 | MUX_PAD_CTRL(NO_PAD_CTRL)), 111b8ce6fe2SFabio Estevam /* GPIO16 -> AR8035 25MHz */ 112cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_GPIO_16__ENET_REF_CLK | MUX_PAD_CTRL(NO_PAD_CTRL)), 113cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(NO_PAD_CTRL)), 114cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)), 115cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)), 116cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)), 117cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)), 118cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)), 119b8ce6fe2SFabio Estevam /* AR8035 CLK_25M --> ENET_REF_CLK (V22) */ 120cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL_CLK)), 121cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)), 122cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD)), 123cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD)), 124cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)), 125cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)), 126cfdcc5f7SFabio Estevam IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL_PD)), 127b8ce6fe2SFabio Estevam }; 128b8ce6fe2SFabio Estevam 129b8ce6fe2SFabio Estevam static void setup_iomux_enet(void) 130b8ce6fe2SFabio Estevam { 131cfdcc5f7SFabio Estevam SETUP_IOMUX_PADS(enet_pads); 132b8ce6fe2SFabio Estevam 133b8ce6fe2SFabio Estevam gpio_direction_output(ETH_PHY_RESET, 0); 134b8ce6fe2SFabio Estevam mdelay(2); 135b8ce6fe2SFabio Estevam gpio_set_value(ETH_PHY_RESET, 1); 136b8ce6fe2SFabio Estevam } 137b8ce6fe2SFabio Estevam 138b8ce6fe2SFabio Estevam int board_phy_config(struct phy_device *phydev) 139b8ce6fe2SFabio Estevam { 140b8ce6fe2SFabio Estevam if (phydev->drv->config) 141b8ce6fe2SFabio Estevam phydev->drv->config(phydev); 142b8ce6fe2SFabio Estevam 143b8ce6fe2SFabio Estevam return 0; 144b8ce6fe2SFabio Estevam } 145b8ce6fe2SFabio Estevam 146b8ce6fe2SFabio Estevam int board_eth_init(bd_t *bis) 147b8ce6fe2SFabio Estevam { 148b8ce6fe2SFabio Estevam struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR; 149b8ce6fe2SFabio Estevam 150b8ce6fe2SFabio Estevam int ret = enable_fec_anatop_clock(ENET_25MHZ); 151b8ce6fe2SFabio Estevam if (ret) 152b8ce6fe2SFabio Estevam return ret; 153b8ce6fe2SFabio Estevam 154b8ce6fe2SFabio Estevam /* set gpr1[ENET_CLK_SEL] */ 155b8ce6fe2SFabio Estevam setbits_le32(&iomuxc_regs->gpr[1], IOMUXC_GPR1_ENET_CLK_SEL_MASK); 156b8ce6fe2SFabio Estevam 157b8ce6fe2SFabio Estevam setup_iomux_enet(); 158b8ce6fe2SFabio Estevam 159b8ce6fe2SFabio Estevam return cpu_eth_init(bis); 160b8ce6fe2SFabio Estevam } 161b8ce6fe2SFabio Estevam 162b8ce6fe2SFabio Estevam int board_early_init_f(void) 163b8ce6fe2SFabio Estevam { 164b8ce6fe2SFabio Estevam setup_iomux_uart(); 165b8ce6fe2SFabio Estevam return 0; 166b8ce6fe2SFabio Estevam } 167b8ce6fe2SFabio Estevam 168b8ce6fe2SFabio Estevam int board_init(void) 169b8ce6fe2SFabio Estevam { 170b8ce6fe2SFabio Estevam /* address of boot parameters */ 171b8ce6fe2SFabio Estevam gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100; 172b8ce6fe2SFabio Estevam 173b8ce6fe2SFabio Estevam return 0; 174b8ce6fe2SFabio Estevam } 175b8ce6fe2SFabio Estevam 176*feb6cc5cSFabio Estevam static bool is_hummingboard(void) 177*feb6cc5cSFabio Estevam { 178*feb6cc5cSFabio Estevam int val1, val2; 179*feb6cc5cSFabio Estevam 180*feb6cc5cSFabio Estevam SETUP_IOMUX_PADS(hb_cbi_sense); 181*feb6cc5cSFabio Estevam 182*feb6cc5cSFabio Estevam gpio_direction_input(IMX_GPIO_NR(4, 9)); 183*feb6cc5cSFabio Estevam gpio_direction_input(IMX_GPIO_NR(3, 4)); 184*feb6cc5cSFabio Estevam 185*feb6cc5cSFabio Estevam val1 = gpio_get_value(IMX_GPIO_NR(4, 9)); 186*feb6cc5cSFabio Estevam val2 = gpio_get_value(IMX_GPIO_NR(3, 4)); 187*feb6cc5cSFabio Estevam 188*feb6cc5cSFabio Estevam /* 189*feb6cc5cSFabio Estevam * Machine selection - 190*feb6cc5cSFabio Estevam * Machine val1, val2 191*feb6cc5cSFabio Estevam * ------------------------- 192*feb6cc5cSFabio Estevam * HB rev 3.x x 0 193*feb6cc5cSFabio Estevam * CBi 0 1 194*feb6cc5cSFabio Estevam * HB 1 1 195*feb6cc5cSFabio Estevam */ 196*feb6cc5cSFabio Estevam 197*feb6cc5cSFabio Estevam if (val2 == 0) 198*feb6cc5cSFabio Estevam return true; 199*feb6cc5cSFabio Estevam else if (val1 == 0) 200*feb6cc5cSFabio Estevam return false; 201*feb6cc5cSFabio Estevam else 202*feb6cc5cSFabio Estevam return true; 203*feb6cc5cSFabio Estevam } 204*feb6cc5cSFabio Estevam 205b8ce6fe2SFabio Estevam int checkboard(void) 206b8ce6fe2SFabio Estevam { 207*feb6cc5cSFabio Estevam if (is_hummingboard()) 208b8ce6fe2SFabio Estevam puts("Board: MX6 Hummingboard\n"); 209*feb6cc5cSFabio Estevam else 210*feb6cc5cSFabio Estevam puts("Board: MX6 Cubox-i\n"); 211*feb6cc5cSFabio Estevam 212b8ce6fe2SFabio Estevam return 0; 213b8ce6fe2SFabio Estevam } 214b8ce6fe2SFabio Estevam 215b8ce6fe2SFabio Estevam #ifdef CONFIG_SPL_BUILD 216cfdcc5f7SFabio Estevam #include <asm/arch/mx6-ddr.h> 2178cb6817eSFabio Estevam static const struct mx6dq_iomux_ddr_regs mx6q_ddr_ioregs = { 218b8ce6fe2SFabio Estevam .dram_sdclk_0 = 0x00020030, 219b8ce6fe2SFabio Estevam .dram_sdclk_1 = 0x00020030, 220b8ce6fe2SFabio Estevam .dram_cas = 0x00020030, 221b8ce6fe2SFabio Estevam .dram_ras = 0x00020030, 222b8ce6fe2SFabio Estevam .dram_reset = 0x00020030, 223b8ce6fe2SFabio Estevam .dram_sdcke0 = 0x00003000, 224b8ce6fe2SFabio Estevam .dram_sdcke1 = 0x00003000, 225b8ce6fe2SFabio Estevam .dram_sdba2 = 0x00000000, 226b8ce6fe2SFabio Estevam .dram_sdodt0 = 0x00003030, 227b8ce6fe2SFabio Estevam .dram_sdodt1 = 0x00003030, 228b8ce6fe2SFabio Estevam .dram_sdqs0 = 0x00000030, 229b8ce6fe2SFabio Estevam .dram_sdqs1 = 0x00000030, 230b8ce6fe2SFabio Estevam .dram_sdqs2 = 0x00000030, 231b8ce6fe2SFabio Estevam .dram_sdqs3 = 0x00000030, 232b8ce6fe2SFabio Estevam .dram_sdqs4 = 0x00000030, 233b8ce6fe2SFabio Estevam .dram_sdqs5 = 0x00000030, 234b8ce6fe2SFabio Estevam .dram_sdqs6 = 0x00000030, 235b8ce6fe2SFabio Estevam .dram_sdqs7 = 0x00000030, 236b8ce6fe2SFabio Estevam .dram_dqm0 = 0x00020030, 237b8ce6fe2SFabio Estevam .dram_dqm1 = 0x00020030, 238b8ce6fe2SFabio Estevam .dram_dqm2 = 0x00020030, 239b8ce6fe2SFabio Estevam .dram_dqm3 = 0x00020030, 240b8ce6fe2SFabio Estevam .dram_dqm4 = 0x00020030, 241b8ce6fe2SFabio Estevam .dram_dqm5 = 0x00020030, 242b8ce6fe2SFabio Estevam .dram_dqm6 = 0x00020030, 243b8ce6fe2SFabio Estevam .dram_dqm7 = 0x00020030, 244b8ce6fe2SFabio Estevam }; 245b8ce6fe2SFabio Estevam 2468cb6817eSFabio Estevam static const struct mx6sdl_iomux_ddr_regs mx6dl_ddr_ioregs = { 2478cb6817eSFabio Estevam .dram_sdclk_0 = 0x00000028, 2488cb6817eSFabio Estevam .dram_sdclk_1 = 0x00000028, 2498cb6817eSFabio Estevam .dram_cas = 0x00000028, 2508cb6817eSFabio Estevam .dram_ras = 0x00000028, 2518cb6817eSFabio Estevam .dram_reset = 0x000c0028, 2528cb6817eSFabio Estevam .dram_sdcke0 = 0x00003000, 2538cb6817eSFabio Estevam .dram_sdcke1 = 0x00003000, 2548cb6817eSFabio Estevam .dram_sdba2 = 0x00000000, 2558cb6817eSFabio Estevam .dram_sdodt0 = 0x00003030, 2568cb6817eSFabio Estevam .dram_sdodt1 = 0x00003030, 2578cb6817eSFabio Estevam .dram_sdqs0 = 0x00000028, 2588cb6817eSFabio Estevam .dram_sdqs1 = 0x00000028, 2598cb6817eSFabio Estevam .dram_sdqs2 = 0x00000028, 2608cb6817eSFabio Estevam .dram_sdqs3 = 0x00000028, 2618cb6817eSFabio Estevam .dram_sdqs4 = 0x00000028, 2628cb6817eSFabio Estevam .dram_sdqs5 = 0x00000028, 2638cb6817eSFabio Estevam .dram_sdqs6 = 0x00000028, 2648cb6817eSFabio Estevam .dram_sdqs7 = 0x00000028, 2658cb6817eSFabio Estevam .dram_dqm0 = 0x00000028, 2668cb6817eSFabio Estevam .dram_dqm1 = 0x00000028, 2678cb6817eSFabio Estevam .dram_dqm2 = 0x00000028, 2688cb6817eSFabio Estevam .dram_dqm3 = 0x00000028, 2698cb6817eSFabio Estevam .dram_dqm4 = 0x00000028, 2708cb6817eSFabio Estevam .dram_dqm5 = 0x00000028, 2718cb6817eSFabio Estevam .dram_dqm6 = 0x00000028, 2728cb6817eSFabio Estevam .dram_dqm7 = 0x00000028, 2738cb6817eSFabio Estevam }; 2748cb6817eSFabio Estevam 2758cb6817eSFabio Estevam static const struct mx6dq_iomux_grp_regs mx6q_grp_ioregs = { 276b8ce6fe2SFabio Estevam .grp_ddr_type = 0x000C0000, 277b8ce6fe2SFabio Estevam .grp_ddrmode_ctl = 0x00020000, 278b8ce6fe2SFabio Estevam .grp_ddrpke = 0x00000000, 279b8ce6fe2SFabio Estevam .grp_addds = 0x00000030, 280b8ce6fe2SFabio Estevam .grp_ctlds = 0x00000030, 281b8ce6fe2SFabio Estevam .grp_ddrmode = 0x00020000, 282b8ce6fe2SFabio Estevam .grp_b0ds = 0x00000030, 283b8ce6fe2SFabio Estevam .grp_b1ds = 0x00000030, 284b8ce6fe2SFabio Estevam .grp_b2ds = 0x00000030, 285b8ce6fe2SFabio Estevam .grp_b3ds = 0x00000030, 286b8ce6fe2SFabio Estevam .grp_b4ds = 0x00000030, 287b8ce6fe2SFabio Estevam .grp_b5ds = 0x00000030, 288b8ce6fe2SFabio Estevam .grp_b6ds = 0x00000030, 289b8ce6fe2SFabio Estevam .grp_b7ds = 0x00000030, 290b8ce6fe2SFabio Estevam }; 291b8ce6fe2SFabio Estevam 2928cb6817eSFabio Estevam static const struct mx6sdl_iomux_grp_regs mx6sdl_grp_ioregs = { 2938cb6817eSFabio Estevam .grp_ddr_type = 0x000c0000, 2948cb6817eSFabio Estevam .grp_ddrmode_ctl = 0x00020000, 2958cb6817eSFabio Estevam .grp_ddrpke = 0x00000000, 2968cb6817eSFabio Estevam .grp_addds = 0x00000028, 2978cb6817eSFabio Estevam .grp_ctlds = 0x00000028, 2988cb6817eSFabio Estevam .grp_ddrmode = 0x00020000, 2998cb6817eSFabio Estevam .grp_b0ds = 0x00000028, 3008cb6817eSFabio Estevam .grp_b1ds = 0x00000028, 3018cb6817eSFabio Estevam .grp_b2ds = 0x00000028, 3028cb6817eSFabio Estevam .grp_b3ds = 0x00000028, 3038cb6817eSFabio Estevam .grp_b4ds = 0x00000028, 3048cb6817eSFabio Estevam .grp_b5ds = 0x00000028, 3058cb6817eSFabio Estevam .grp_b6ds = 0x00000028, 3068cb6817eSFabio Estevam .grp_b7ds = 0x00000028, 3078cb6817eSFabio Estevam }; 3088cb6817eSFabio Estevam 3098cb6817eSFabio Estevam /* microSOM with Dual processor and 1GB memory */ 3108cb6817eSFabio Estevam static const struct mx6_mmdc_calibration mx6q_1g_mmcd_calib = { 311b8ce6fe2SFabio Estevam .p0_mpwldectrl0 = 0x00000000, 312b8ce6fe2SFabio Estevam .p0_mpwldectrl1 = 0x00000000, 313b8ce6fe2SFabio Estevam .p1_mpwldectrl0 = 0x00000000, 314b8ce6fe2SFabio Estevam .p1_mpwldectrl1 = 0x00000000, 315b8ce6fe2SFabio Estevam .p0_mpdgctrl0 = 0x0314031c, 316b8ce6fe2SFabio Estevam .p0_mpdgctrl1 = 0x023e0304, 317b8ce6fe2SFabio Estevam .p1_mpdgctrl0 = 0x03240330, 318b8ce6fe2SFabio Estevam .p1_mpdgctrl1 = 0x03180260, 319b8ce6fe2SFabio Estevam .p0_mprddlctl = 0x3630323c, 320b8ce6fe2SFabio Estevam .p1_mprddlctl = 0x3436283a, 321b8ce6fe2SFabio Estevam .p0_mpwrdlctl = 0x36344038, 322b8ce6fe2SFabio Estevam .p1_mpwrdlctl = 0x422a423c, 323b8ce6fe2SFabio Estevam }; 324b8ce6fe2SFabio Estevam 3258cb6817eSFabio Estevam /* microSOM with Quad processor and 2GB memory */ 3268cb6817eSFabio Estevam static const struct mx6_mmdc_calibration mx6q_2g_mmcd_calib = { 3278cb6817eSFabio Estevam .p0_mpwldectrl0 = 0x00000000, 3288cb6817eSFabio Estevam .p0_mpwldectrl1 = 0x00000000, 3298cb6817eSFabio Estevam .p1_mpwldectrl0 = 0x00000000, 3308cb6817eSFabio Estevam .p1_mpwldectrl1 = 0x00000000, 3318cb6817eSFabio Estevam .p0_mpdgctrl0 = 0x0314031c, 3328cb6817eSFabio Estevam .p0_mpdgctrl1 = 0x023e0304, 3338cb6817eSFabio Estevam .p1_mpdgctrl0 = 0x03240330, 3348cb6817eSFabio Estevam .p1_mpdgctrl1 = 0x03180260, 3358cb6817eSFabio Estevam .p0_mprddlctl = 0x3630323c, 3368cb6817eSFabio Estevam .p1_mprddlctl = 0x3436283a, 3378cb6817eSFabio Estevam .p0_mpwrdlctl = 0x36344038, 3388cb6817eSFabio Estevam .p1_mpwrdlctl = 0x422a423c, 3398cb6817eSFabio Estevam }; 3408cb6817eSFabio Estevam 3418cb6817eSFabio Estevam /* microSOM with Solo processor and 512MB memory */ 3428cb6817eSFabio Estevam static const struct mx6_mmdc_calibration mx6dl_512m_mmcd_calib = { 3438cb6817eSFabio Estevam .p0_mpwldectrl0 = 0x0045004D, 3448cb6817eSFabio Estevam .p0_mpwldectrl1 = 0x003A0047, 3458cb6817eSFabio Estevam .p0_mpdgctrl0 = 0x023C0224, 3468cb6817eSFabio Estevam .p0_mpdgctrl1 = 0x02000220, 3478cb6817eSFabio Estevam .p0_mprddlctl = 0x44444846, 3488cb6817eSFabio Estevam .p0_mpwrdlctl = 0x32343032, 3498cb6817eSFabio Estevam }; 3508cb6817eSFabio Estevam 3518cb6817eSFabio Estevam /* microSOM with Dual lite processor and 1GB memory */ 3528cb6817eSFabio Estevam static const struct mx6_mmdc_calibration mx6dl_1g_mmcd_calib = { 3538cb6817eSFabio Estevam .p0_mpwldectrl0 = 0x0045004D, 3548cb6817eSFabio Estevam .p0_mpwldectrl1 = 0x003A0047, 3558cb6817eSFabio Estevam .p1_mpwldectrl0 = 0x001F001F, 3568cb6817eSFabio Estevam .p1_mpwldectrl1 = 0x00210035, 3578cb6817eSFabio Estevam .p0_mpdgctrl0 = 0x023C0224, 3588cb6817eSFabio Estevam .p0_mpdgctrl1 = 0x02000220, 3598cb6817eSFabio Estevam .p1_mpdgctrl0 = 0x02200220, 3608cb6817eSFabio Estevam .p1_mpdgctrl1 = 0x02000220, 3618cb6817eSFabio Estevam .p0_mprddlctl = 0x44444846, 3628cb6817eSFabio Estevam .p1_mprddlctl = 0x4042463C, 3638cb6817eSFabio Estevam .p0_mpwrdlctl = 0x32343032, 3648cb6817eSFabio Estevam .p1_mpwrdlctl = 0x36363430, 3658cb6817eSFabio Estevam }; 3668cb6817eSFabio Estevam 3678cb6817eSFabio Estevam static struct mx6_ddr3_cfg mem_ddr_2g = { 368b8ce6fe2SFabio Estevam .mem_speed = 1600, 369b8ce6fe2SFabio Estevam .density = 2, 370b8ce6fe2SFabio Estevam .width = 16, 371b8ce6fe2SFabio Estevam .banks = 8, 372b8ce6fe2SFabio Estevam .rowaddr = 14, 373b8ce6fe2SFabio Estevam .coladdr = 10, 374b8ce6fe2SFabio Estevam .pagesz = 2, 375b8ce6fe2SFabio Estevam .trcd = 1375, 376b8ce6fe2SFabio Estevam .trcmin = 4875, 377b8ce6fe2SFabio Estevam .trasmin = 3500, 378b8ce6fe2SFabio Estevam .SRT = 1, 379b8ce6fe2SFabio Estevam }; 380b8ce6fe2SFabio Estevam 3818cb6817eSFabio Estevam static struct mx6_ddr3_cfg mem_ddr_4g = { 3828cb6817eSFabio Estevam .mem_speed = 1600, 3838cb6817eSFabio Estevam .density = 4, 3848cb6817eSFabio Estevam .width = 16, 3858cb6817eSFabio Estevam .banks = 8, 3868cb6817eSFabio Estevam .rowaddr = 15, 3878cb6817eSFabio Estevam .coladdr = 10, 3888cb6817eSFabio Estevam .pagesz = 2, 3898cb6817eSFabio Estevam .trcd = 1375, 3908cb6817eSFabio Estevam .trcmin = 4875, 3918cb6817eSFabio Estevam .trasmin = 3500, 3928cb6817eSFabio Estevam }; 3938cb6817eSFabio Estevam 394b8ce6fe2SFabio Estevam static void ccgr_init(void) 395b8ce6fe2SFabio Estevam { 396b8ce6fe2SFabio Estevam struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR; 397b8ce6fe2SFabio Estevam 398b8ce6fe2SFabio Estevam writel(0x00C03F3F, &ccm->CCGR0); 399b8ce6fe2SFabio Estevam writel(0x0030FC03, &ccm->CCGR1); 400b8ce6fe2SFabio Estevam writel(0x0FFFC000, &ccm->CCGR2); 401b8ce6fe2SFabio Estevam writel(0x3FF00000, &ccm->CCGR3); 402b8ce6fe2SFabio Estevam writel(0x00FFF300, &ccm->CCGR4); 403b8ce6fe2SFabio Estevam writel(0x0F0000C3, &ccm->CCGR5); 404b8ce6fe2SFabio Estevam writel(0x000003FF, &ccm->CCGR6); 405b8ce6fe2SFabio Estevam } 406b8ce6fe2SFabio Estevam 407b8ce6fe2SFabio Estevam static void gpr_init(void) 408b8ce6fe2SFabio Estevam { 409b8ce6fe2SFabio Estevam struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR; 410b8ce6fe2SFabio Estevam 411b8ce6fe2SFabio Estevam /* enable AXI cache for VDOA/VPU/IPU */ 412b8ce6fe2SFabio Estevam writel(0xF00000CF, &iomux->gpr[4]); 413b8ce6fe2SFabio Estevam /* set IPU AXI-id0 Qos=0xf(bypass) AXI-id1 Qos=0x7 */ 414b8ce6fe2SFabio Estevam writel(0x007F007F, &iomux->gpr[6]); 415b8ce6fe2SFabio Estevam writel(0x007F007F, &iomux->gpr[7]); 416b8ce6fe2SFabio Estevam } 417b8ce6fe2SFabio Estevam 418b8ce6fe2SFabio Estevam /* 419b8ce6fe2SFabio Estevam * This section requires the differentiation between Solidrun mx6 boards, but 420b8ce6fe2SFabio Estevam * for now, it will configure only for the mx6dual hummingboard version. 421b8ce6fe2SFabio Estevam */ 4228cb6817eSFabio Estevam static void spl_dram_init(int width) 423b8ce6fe2SFabio Estevam { 424b8ce6fe2SFabio Estevam struct mx6_ddr_sysinfo sysinfo = { 425b8ce6fe2SFabio Estevam /* width of data bus: 0=16, 1=32, 2=64 */ 4268cb6817eSFabio Estevam .dsize = width / 32, 427b8ce6fe2SFabio Estevam /* config for full 4GB range so that get_mem_size() works */ 428b8ce6fe2SFabio Estevam .cs_density = 32, /* 32Gb per CS */ 429b8ce6fe2SFabio Estevam .ncs = 1, /* single chip select */ 430b8ce6fe2SFabio Estevam .cs1_mirror = 0, 431b8ce6fe2SFabio Estevam .rtt_wr = 1 /*DDR3_RTT_60_OHM*/, /* RTT_Wr = RZQ/4 */ 432b8ce6fe2SFabio Estevam .rtt_nom = 1 /*DDR3_RTT_60_OHM*/, /* RTT_Nom = RZQ/4 */ 433b8ce6fe2SFabio Estevam .walat = 1, /* Write additional latency */ 434b8ce6fe2SFabio Estevam .ralat = 5, /* Read additional latency */ 435b8ce6fe2SFabio Estevam .mif3_mode = 3, /* Command prediction working mode */ 436b8ce6fe2SFabio Estevam .bi_on = 1, /* Bank interleaving enabled */ 437b8ce6fe2SFabio Estevam .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */ 438b8ce6fe2SFabio Estevam .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */ 439b8ce6fe2SFabio Estevam }; 440b8ce6fe2SFabio Estevam 4418cb6817eSFabio Estevam if (is_cpu_type(MXC_CPU_MX6D) || is_cpu_type(MXC_CPU_MX6Q)) 4428cb6817eSFabio Estevam mx6dq_dram_iocfg(width, &mx6q_ddr_ioregs, &mx6q_grp_ioregs); 4438cb6817eSFabio Estevam else 4448cb6817eSFabio Estevam mx6sdl_dram_iocfg(width, &mx6dl_ddr_ioregs, &mx6sdl_grp_ioregs); 4458cb6817eSFabio Estevam 4468cb6817eSFabio Estevam if (is_cpu_type(MXC_CPU_MX6D)) 4478cb6817eSFabio Estevam mx6_dram_cfg(&sysinfo, &mx6q_1g_mmcd_calib, &mem_ddr_2g); 4488cb6817eSFabio Estevam else if (is_cpu_type(MXC_CPU_MX6Q)) 4498cb6817eSFabio Estevam mx6_dram_cfg(&sysinfo, &mx6q_2g_mmcd_calib, &mem_ddr_4g); 4508cb6817eSFabio Estevam else if (is_cpu_type(MXC_CPU_MX6DL)) 4518cb6817eSFabio Estevam mx6_dram_cfg(&sysinfo, &mx6q_1g_mmcd_calib, &mem_ddr_2g); 4528cb6817eSFabio Estevam else if (is_cpu_type(MXC_CPU_MX6SOLO)) 4538cb6817eSFabio Estevam mx6_dram_cfg(&sysinfo, &mx6dl_512m_mmcd_calib, &mem_ddr_2g); 454b8ce6fe2SFabio Estevam } 455b8ce6fe2SFabio Estevam 456b8ce6fe2SFabio Estevam void board_init_f(ulong dummy) 457b8ce6fe2SFabio Estevam { 458b8ce6fe2SFabio Estevam /* setup AIPS and disable watchdog */ 459b8ce6fe2SFabio Estevam arch_cpu_init(); 460b8ce6fe2SFabio Estevam 461b8ce6fe2SFabio Estevam ccgr_init(); 462b8ce6fe2SFabio Estevam gpr_init(); 463b8ce6fe2SFabio Estevam 464b8ce6fe2SFabio Estevam /* iomux and setup of i2c */ 465b8ce6fe2SFabio Estevam board_early_init_f(); 466b8ce6fe2SFabio Estevam 467b8ce6fe2SFabio Estevam /* setup GP timer */ 468b8ce6fe2SFabio Estevam timer_init(); 469b8ce6fe2SFabio Estevam 470b8ce6fe2SFabio Estevam /* UART clocks enabled and gd valid - init serial console */ 471b8ce6fe2SFabio Estevam preloader_console_init(); 472b8ce6fe2SFabio Estevam 473b8ce6fe2SFabio Estevam /* DDR initialization */ 4748cb6817eSFabio Estevam if (is_cpu_type(MXC_CPU_MX6SOLO)) 4758cb6817eSFabio Estevam spl_dram_init(32); 4768cb6817eSFabio Estevam else 4778cb6817eSFabio Estevam spl_dram_init(64); 478b8ce6fe2SFabio Estevam 479b8ce6fe2SFabio Estevam /* Clear the BSS. */ 480b8ce6fe2SFabio Estevam memset(__bss_start, 0, __bss_end - __bss_start); 481b8ce6fe2SFabio Estevam 482b8ce6fe2SFabio Estevam /* load/boot image from boot device */ 483b8ce6fe2SFabio Estevam board_init_r(NULL, 0); 484b8ce6fe2SFabio Estevam } 485b8ce6fe2SFabio Estevam #endif 486