xref: /rk3399_rockchip-uboot/board/solidrun/mx6cuboxi/mx6cuboxi.c (revision e1d74379efff764a41a2e151bd1e4c8fca203755)
1b8ce6fe2SFabio Estevam /*
2b8ce6fe2SFabio Estevam  * Copyright (C) 2015 Freescale Semiconductor, Inc.
3b8ce6fe2SFabio Estevam  *
4b8ce6fe2SFabio Estevam  * Author: Fabio Estevam <fabio.estevam@freescale.com>
5b8ce6fe2SFabio Estevam  *
6b8ce6fe2SFabio Estevam  * Copyright (C) 2013 Jon Nettleton <jon.nettleton@gmail.com>
7b8ce6fe2SFabio Estevam  *
8b8ce6fe2SFabio Estevam  * Based on SPL code from Solidrun tree, which is:
9b8ce6fe2SFabio Estevam  * Author: Tungyi Lin <tungyilin1127@gmail.com>
10b8ce6fe2SFabio Estevam  *
11b8ce6fe2SFabio Estevam  * Derived from EDM_CF_IMX6 code by TechNexion,Inc
12b8ce6fe2SFabio Estevam  * Ported to SolidRun microSOM by Rabeeh Khoury <rabeeh@solid-run.com>
13b8ce6fe2SFabio Estevam  *
14b8ce6fe2SFabio Estevam  * SPDX-License-Identifier:	GPL-2.0+
15b8ce6fe2SFabio Estevam  */
16b8ce6fe2SFabio Estevam 
17b8ce6fe2SFabio Estevam #include <asm/arch/clock.h>
18b8ce6fe2SFabio Estevam #include <asm/arch/imx-regs.h>
19b8ce6fe2SFabio Estevam #include <asm/arch/iomux.h>
20b8ce6fe2SFabio Estevam #include <asm/arch/mx6-pins.h>
21f68a9c6bSFabio Estevam #include <asm/arch/mxc_hdmi.h>
22b8ce6fe2SFabio Estevam #include <asm/errno.h>
23b8ce6fe2SFabio Estevam #include <asm/gpio.h>
24b8ce6fe2SFabio Estevam #include <asm/imx-common/iomux-v3.h>
25f68a9c6bSFabio Estevam #include <asm/imx-common/video.h>
26b8ce6fe2SFabio Estevam #include <mmc.h>
27b8ce6fe2SFabio Estevam #include <fsl_esdhc.h>
28b8ce6fe2SFabio Estevam #include <miiphy.h>
29b8ce6fe2SFabio Estevam #include <netdev.h>
30b8ce6fe2SFabio Estevam #include <asm/arch/crm_regs.h>
31b8ce6fe2SFabio Estevam #include <asm/io.h>
32b8ce6fe2SFabio Estevam #include <asm/arch/sys_proto.h>
33b8ce6fe2SFabio Estevam #include <spl.h>
34*e1d74379SFabio Estevam #include <usb.h>
35*e1d74379SFabio Estevam #include <usb/ehci-fsl.h>
36b8ce6fe2SFabio Estevam 
37b8ce6fe2SFabio Estevam DECLARE_GLOBAL_DATA_PTR;
38b8ce6fe2SFabio Estevam 
39b8ce6fe2SFabio Estevam #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
40b8ce6fe2SFabio Estevam 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
41b8ce6fe2SFabio Estevam 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
42b8ce6fe2SFabio Estevam 
43b8ce6fe2SFabio Estevam #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
44b8ce6fe2SFabio Estevam 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
45b8ce6fe2SFabio Estevam 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
46b8ce6fe2SFabio Estevam 
47b8ce6fe2SFabio Estevam #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
48b8ce6fe2SFabio Estevam 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
49b8ce6fe2SFabio Estevam 
50b8ce6fe2SFabio Estevam #define ENET_PAD_CTRL_PD  (PAD_CTL_PUS_100K_DOWN |		\
51b8ce6fe2SFabio Estevam 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
52b8ce6fe2SFabio Estevam 
53b8ce6fe2SFabio Estevam #define ENET_PAD_CTRL_CLK  ((PAD_CTL_PUS_100K_UP & ~PAD_CTL_PKE) | \
54b8ce6fe2SFabio Estevam 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
55b8ce6fe2SFabio Estevam 
56b8ce6fe2SFabio Estevam #define ETH_PHY_RESET	IMX_GPIO_NR(4, 15)
57*e1d74379SFabio Estevam #define USB_H1_VBUS	IMX_GPIO_NR(1, 0)
58b8ce6fe2SFabio Estevam 
59b8ce6fe2SFabio Estevam int dram_init(void)
60b8ce6fe2SFabio Estevam {
61b8ce6fe2SFabio Estevam 	gd->ram_size = imx_ddr_size();
62b8ce6fe2SFabio Estevam 	return 0;
63b8ce6fe2SFabio Estevam }
64b8ce6fe2SFabio Estevam 
65b8ce6fe2SFabio Estevam static iomux_v3_cfg_t const uart1_pads[] = {
66cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
67cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
68b8ce6fe2SFabio Estevam };
69b8ce6fe2SFabio Estevam 
70b8ce6fe2SFabio Estevam static iomux_v3_cfg_t const usdhc2_pads[] = {
71cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_SD2_CLK__SD2_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
72cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_SD2_CMD__SD2_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
73cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
74cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_SD2_DAT1__SD2_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
75cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_SD2_DAT2__SD2_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
76cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_SD2_DAT3__SD2_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
77b8ce6fe2SFabio Estevam };
78b8ce6fe2SFabio Estevam 
79feb6cc5cSFabio Estevam static iomux_v3_cfg_t const hb_cbi_sense[] = {
80feb6cc5cSFabio Estevam 	/* These pins are for sensing if it is a CuBox-i or a HummingBoard */
81feb6cc5cSFabio Estevam 	IOMUX_PADS(PAD_KEY_ROW1__GPIO4_IO09  | MUX_PAD_CTRL(UART_PAD_CTRL)),
82feb6cc5cSFabio Estevam 	IOMUX_PADS(PAD_EIM_DA4__GPIO3_IO04   | MUX_PAD_CTRL(UART_PAD_CTRL)),
83feb6cc5cSFabio Estevam };
84feb6cc5cSFabio Estevam 
85*e1d74379SFabio Estevam static iomux_v3_cfg_t const usb_pads[] = {
86*e1d74379SFabio Estevam 	IOMUX_PADS(PAD_GPIO_0__GPIO1_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL)),
87*e1d74379SFabio Estevam };
88*e1d74379SFabio Estevam 
89b8ce6fe2SFabio Estevam static void setup_iomux_uart(void)
90b8ce6fe2SFabio Estevam {
91cfdcc5f7SFabio Estevam 	SETUP_IOMUX_PADS(uart1_pads);
92b8ce6fe2SFabio Estevam }
93b8ce6fe2SFabio Estevam 
94b8ce6fe2SFabio Estevam static struct fsl_esdhc_cfg usdhc_cfg[1] = {
95b8ce6fe2SFabio Estevam 	{USDHC2_BASE_ADDR},
96b8ce6fe2SFabio Estevam };
97b8ce6fe2SFabio Estevam 
98b8ce6fe2SFabio Estevam int board_mmc_getcd(struct mmc *mmc)
99b8ce6fe2SFabio Estevam {
100b8ce6fe2SFabio Estevam 	return 1; /* uSDHC2 is always present */
101b8ce6fe2SFabio Estevam }
102b8ce6fe2SFabio Estevam 
103b8ce6fe2SFabio Estevam int board_mmc_init(bd_t *bis)
104b8ce6fe2SFabio Estevam {
105cfdcc5f7SFabio Estevam 	SETUP_IOMUX_PADS(usdhc2_pads);
106b8ce6fe2SFabio Estevam 	usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
107b8ce6fe2SFabio Estevam 	usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
108b8ce6fe2SFabio Estevam 	gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
109b8ce6fe2SFabio Estevam 
110b8ce6fe2SFabio Estevam 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
111b8ce6fe2SFabio Estevam }
112b8ce6fe2SFabio Estevam 
113b8ce6fe2SFabio Estevam static iomux_v3_cfg_t const enet_pads[] = {
114cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
115cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
116b8ce6fe2SFabio Estevam 	/* AR8035 reset */
117cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_KEY_ROW4__GPIO4_IO15 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD)),
118b8ce6fe2SFabio Estevam 	/* AR8035 interrupt */
119cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_DI0_PIN2__GPIO4_IO18 | MUX_PAD_CTRL(NO_PAD_CTRL)),
120b8ce6fe2SFabio Estevam 	/* GPIO16 -> AR8035 25MHz */
121cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_GPIO_16__ENET_REF_CLK	  | MUX_PAD_CTRL(NO_PAD_CTRL)),
122cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC	  | MUX_PAD_CTRL(NO_PAD_CTRL)),
123cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
124cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
125cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
126cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
127cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)),
128b8ce6fe2SFabio Estevam 	/* AR8035 CLK_25M --> ENET_REF_CLK (V22) */
129cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL_CLK)),
130cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
131cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD)),
132cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD)),
133cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
134cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
135cfdcc5f7SFabio Estevam 	IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL_PD)),
136b8ce6fe2SFabio Estevam };
137b8ce6fe2SFabio Estevam 
138b8ce6fe2SFabio Estevam static void setup_iomux_enet(void)
139b8ce6fe2SFabio Estevam {
140cfdcc5f7SFabio Estevam 	SETUP_IOMUX_PADS(enet_pads);
141b8ce6fe2SFabio Estevam 
142b8ce6fe2SFabio Estevam 	gpio_direction_output(ETH_PHY_RESET, 0);
143b8ce6fe2SFabio Estevam 	mdelay(2);
144b8ce6fe2SFabio Estevam 	gpio_set_value(ETH_PHY_RESET, 1);
145b8ce6fe2SFabio Estevam }
146b8ce6fe2SFabio Estevam 
147b8ce6fe2SFabio Estevam int board_phy_config(struct phy_device *phydev)
148b8ce6fe2SFabio Estevam {
149b8ce6fe2SFabio Estevam 	if (phydev->drv->config)
150b8ce6fe2SFabio Estevam 		phydev->drv->config(phydev);
151b8ce6fe2SFabio Estevam 
152b8ce6fe2SFabio Estevam 	return 0;
153b8ce6fe2SFabio Estevam }
154b8ce6fe2SFabio Estevam 
155b8ce6fe2SFabio Estevam int board_eth_init(bd_t *bis)
156b8ce6fe2SFabio Estevam {
157b8ce6fe2SFabio Estevam 	struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
158b8ce6fe2SFabio Estevam 
159b8ce6fe2SFabio Estevam 	int ret = enable_fec_anatop_clock(ENET_25MHZ);
160b8ce6fe2SFabio Estevam 	if (ret)
161b8ce6fe2SFabio Estevam 		return ret;
162b8ce6fe2SFabio Estevam 
163b8ce6fe2SFabio Estevam 	/* set gpr1[ENET_CLK_SEL] */
164b8ce6fe2SFabio Estevam 	setbits_le32(&iomuxc_regs->gpr[1], IOMUXC_GPR1_ENET_CLK_SEL_MASK);
165b8ce6fe2SFabio Estevam 
166b8ce6fe2SFabio Estevam 	setup_iomux_enet();
167b8ce6fe2SFabio Estevam 
168b8ce6fe2SFabio Estevam 	return cpu_eth_init(bis);
169b8ce6fe2SFabio Estevam }
170b8ce6fe2SFabio Estevam 
171f68a9c6bSFabio Estevam #ifdef CONFIG_VIDEO_IPUV3
172f68a9c6bSFabio Estevam static void do_enable_hdmi(struct display_info_t const *dev)
173f68a9c6bSFabio Estevam {
174f68a9c6bSFabio Estevam 	imx_enable_hdmi_phy();
175f68a9c6bSFabio Estevam }
176f68a9c6bSFabio Estevam 
177f68a9c6bSFabio Estevam struct display_info_t const displays[] = {
178f68a9c6bSFabio Estevam 	{
179f68a9c6bSFabio Estevam 		.bus	= -1,
180f68a9c6bSFabio Estevam 		.addr	= 0,
181f68a9c6bSFabio Estevam 		.pixfmt	= IPU_PIX_FMT_RGB24,
182f68a9c6bSFabio Estevam 		.detect	= detect_hdmi,
183f68a9c6bSFabio Estevam 		.enable	= do_enable_hdmi,
184f68a9c6bSFabio Estevam 		.mode	= {
185f68a9c6bSFabio Estevam 			.name           = "HDMI",
186f68a9c6bSFabio Estevam 			/* 1024x768@60Hz (VESA)*/
187f68a9c6bSFabio Estevam 			.refresh        = 60,
188f68a9c6bSFabio Estevam 			.xres           = 1024,
189f68a9c6bSFabio Estevam 			.yres           = 768,
190f68a9c6bSFabio Estevam 			.pixclock       = 15384,
191f68a9c6bSFabio Estevam 			.left_margin    = 160,
192f68a9c6bSFabio Estevam 			.right_margin   = 24,
193f68a9c6bSFabio Estevam 			.upper_margin   = 29,
194f68a9c6bSFabio Estevam 			.lower_margin   = 3,
195f68a9c6bSFabio Estevam 			.hsync_len      = 136,
196f68a9c6bSFabio Estevam 			.vsync_len      = 6,
197f68a9c6bSFabio Estevam 			.sync           = FB_SYNC_EXT,
198f68a9c6bSFabio Estevam 			.vmode          = FB_VMODE_NONINTERLACED
199f68a9c6bSFabio Estevam 		}
200f68a9c6bSFabio Estevam 	}
201f68a9c6bSFabio Estevam };
202f68a9c6bSFabio Estevam 
203f68a9c6bSFabio Estevam size_t display_count = ARRAY_SIZE(displays);
204f68a9c6bSFabio Estevam 
205f68a9c6bSFabio Estevam static int setup_display(void)
206f68a9c6bSFabio Estevam {
207f68a9c6bSFabio Estevam 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
208f68a9c6bSFabio Estevam 	int reg;
209f68a9c6bSFabio Estevam 	int timeout = 100000;
210f68a9c6bSFabio Estevam 
211f68a9c6bSFabio Estevam 	enable_ipu_clock();
212f68a9c6bSFabio Estevam 	imx_setup_hdmi();
213f68a9c6bSFabio Estevam 
214f68a9c6bSFabio Estevam 	/* set video pll to 455MHz (24MHz * (37+11/12) / 2) */
215f68a9c6bSFabio Estevam 	setbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
216f68a9c6bSFabio Estevam 
217f68a9c6bSFabio Estevam 	reg = readl(&ccm->analog_pll_video);
218f68a9c6bSFabio Estevam 	reg &= ~BM_ANADIG_PLL_VIDEO_DIV_SELECT;
219f68a9c6bSFabio Estevam 	reg |= BF_ANADIG_PLL_VIDEO_DIV_SELECT(37);
220f68a9c6bSFabio Estevam 	reg &= ~BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT;
221f68a9c6bSFabio Estevam 	reg |= BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(1);
222f68a9c6bSFabio Estevam 	writel(reg, &ccm->analog_pll_video);
223f68a9c6bSFabio Estevam 
224f68a9c6bSFabio Estevam 	writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
225f68a9c6bSFabio Estevam 	writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
226f68a9c6bSFabio Estevam 
227f68a9c6bSFabio Estevam 	reg &= ~BM_ANADIG_PLL_VIDEO_POWERDOWN;
228f68a9c6bSFabio Estevam 	writel(reg, &ccm->analog_pll_video);
229f68a9c6bSFabio Estevam 
230f68a9c6bSFabio Estevam 	while (timeout--)
231f68a9c6bSFabio Estevam 		if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
232f68a9c6bSFabio Estevam 			break;
233f68a9c6bSFabio Estevam 	if (timeout < 0) {
234f68a9c6bSFabio Estevam 		printf("Warning: video pll lock timeout!\n");
235f68a9c6bSFabio Estevam 		return -ETIMEDOUT;
236f68a9c6bSFabio Estevam 	}
237f68a9c6bSFabio Estevam 
238f68a9c6bSFabio Estevam 	reg = readl(&ccm->analog_pll_video);
239f68a9c6bSFabio Estevam 	reg |= BM_ANADIG_PLL_VIDEO_ENABLE;
240f68a9c6bSFabio Estevam 	reg &= ~BM_ANADIG_PLL_VIDEO_BYPASS;
241f68a9c6bSFabio Estevam 	writel(reg, &ccm->analog_pll_video);
242f68a9c6bSFabio Estevam 
243f68a9c6bSFabio Estevam 	/* gate ipu1_di0_clk */
244f68a9c6bSFabio Estevam 	clrbits_le32(&ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
245f68a9c6bSFabio Estevam 
246f68a9c6bSFabio Estevam 	/* select video_pll clock / 7  for ipu1_di0_clk -> 65MHz pixclock */
247f68a9c6bSFabio Estevam 	reg = readl(&ccm->chsccdr);
248f68a9c6bSFabio Estevam 	reg &= ~(MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK |
249f68a9c6bSFabio Estevam 		 MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK |
250f68a9c6bSFabio Estevam 		 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK);
251f68a9c6bSFabio Estevam 	reg |= (2 << MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET) |
252f68a9c6bSFabio Estevam 	       (6 << MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET) |
253f68a9c6bSFabio Estevam 	       (0 << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
254f68a9c6bSFabio Estevam 	writel(reg, &ccm->chsccdr);
255f68a9c6bSFabio Estevam 
256f68a9c6bSFabio Estevam 	/* enable ipu1_di0_clk */
257f68a9c6bSFabio Estevam 	setbits_le32(&ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
258f68a9c6bSFabio Estevam 
259f68a9c6bSFabio Estevam 	return 0;
260f68a9c6bSFabio Estevam }
261f68a9c6bSFabio Estevam #endif /* CONFIG_VIDEO_IPUV3 */
262f68a9c6bSFabio Estevam 
263*e1d74379SFabio Estevam #ifdef CONFIG_USB_EHCI_MX6
264*e1d74379SFabio Estevam static void setup_usb(void)
265*e1d74379SFabio Estevam {
266*e1d74379SFabio Estevam 	SETUP_IOMUX_PADS(usb_pads);
267*e1d74379SFabio Estevam }
268*e1d74379SFabio Estevam 
269*e1d74379SFabio Estevam int board_ehci_hcd_init(int port)
270*e1d74379SFabio Estevam {
271*e1d74379SFabio Estevam 	if (port == 1)
272*e1d74379SFabio Estevam 		gpio_direction_output(USB_H1_VBUS, 1);
273*e1d74379SFabio Estevam 
274*e1d74379SFabio Estevam 	return 0;
275*e1d74379SFabio Estevam }
276*e1d74379SFabio Estevam #endif
277*e1d74379SFabio Estevam 
278b8ce6fe2SFabio Estevam int board_early_init_f(void)
279b8ce6fe2SFabio Estevam {
280f68a9c6bSFabio Estevam 	int ret = 0;
281b8ce6fe2SFabio Estevam 	setup_iomux_uart();
282f68a9c6bSFabio Estevam 
283f68a9c6bSFabio Estevam #ifdef CONFIG_VIDEO_IPUV3
284f68a9c6bSFabio Estevam 	ret = setup_display();
285f68a9c6bSFabio Estevam #endif
286*e1d74379SFabio Estevam 
287*e1d74379SFabio Estevam #ifdef CONFIG_USB_EHCI_MX6
288*e1d74379SFabio Estevam 	setup_usb();
289*e1d74379SFabio Estevam #endif
290f68a9c6bSFabio Estevam 	return ret;
291b8ce6fe2SFabio Estevam }
292b8ce6fe2SFabio Estevam 
293b8ce6fe2SFabio Estevam int board_init(void)
294b8ce6fe2SFabio Estevam {
295b8ce6fe2SFabio Estevam 	/* address of boot parameters */
296b8ce6fe2SFabio Estevam 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
297b8ce6fe2SFabio Estevam 
298b8ce6fe2SFabio Estevam 	return 0;
299b8ce6fe2SFabio Estevam }
300b8ce6fe2SFabio Estevam 
301feb6cc5cSFabio Estevam static bool is_hummingboard(void)
302feb6cc5cSFabio Estevam {
303feb6cc5cSFabio Estevam 	int val1, val2;
304feb6cc5cSFabio Estevam 
305feb6cc5cSFabio Estevam 	SETUP_IOMUX_PADS(hb_cbi_sense);
306feb6cc5cSFabio Estevam 
307feb6cc5cSFabio Estevam 	gpio_direction_input(IMX_GPIO_NR(4, 9));
308feb6cc5cSFabio Estevam 	gpio_direction_input(IMX_GPIO_NR(3, 4));
309feb6cc5cSFabio Estevam 
310feb6cc5cSFabio Estevam 	val1 = gpio_get_value(IMX_GPIO_NR(4, 9));
311feb6cc5cSFabio Estevam 	val2 = gpio_get_value(IMX_GPIO_NR(3, 4));
312feb6cc5cSFabio Estevam 
313feb6cc5cSFabio Estevam 	/*
314feb6cc5cSFabio Estevam 	 * Machine selection -
315feb6cc5cSFabio Estevam 	 * Machine        val1, val2
316feb6cc5cSFabio Estevam 	 * -------------------------
317feb6cc5cSFabio Estevam 	 * HB rev 3.x     x     0
318feb6cc5cSFabio Estevam 	 * CBi            0     1
319feb6cc5cSFabio Estevam 	 * HB             1     1
320feb6cc5cSFabio Estevam 	 */
321feb6cc5cSFabio Estevam 
322feb6cc5cSFabio Estevam 	if (val2 == 0)
323feb6cc5cSFabio Estevam 		return true;
324feb6cc5cSFabio Estevam 	else if (val1 == 0)
325feb6cc5cSFabio Estevam 		return false;
326feb6cc5cSFabio Estevam 	else
327feb6cc5cSFabio Estevam 		return true;
328feb6cc5cSFabio Estevam }
329feb6cc5cSFabio Estevam 
330b8ce6fe2SFabio Estevam int checkboard(void)
331b8ce6fe2SFabio Estevam {
332feb6cc5cSFabio Estevam 	if (is_hummingboard())
333b8ce6fe2SFabio Estevam 		puts("Board: MX6 Hummingboard\n");
334feb6cc5cSFabio Estevam 	else
335feb6cc5cSFabio Estevam 		puts("Board: MX6 Cubox-i\n");
336feb6cc5cSFabio Estevam 
337b8ce6fe2SFabio Estevam 	return 0;
338b8ce6fe2SFabio Estevam }
339b8ce6fe2SFabio Estevam 
340205d5869SFabio Estevam static bool is_mx6q(void)
341205d5869SFabio Estevam {
342205d5869SFabio Estevam 	if (is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D))
343205d5869SFabio Estevam 		return true;
344205d5869SFabio Estevam 	else
345205d5869SFabio Estevam 		return false;
346205d5869SFabio Estevam }
347205d5869SFabio Estevam 
348205d5869SFabio Estevam int board_late_init(void)
349205d5869SFabio Estevam {
350205d5869SFabio Estevam #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
351205d5869SFabio Estevam 	if (is_hummingboard())
352205d5869SFabio Estevam 		setenv("board_name", "HUMMINGBOARD");
353205d5869SFabio Estevam 	else
354205d5869SFabio Estevam 		setenv("board_name", "CUBOXI");
355205d5869SFabio Estevam 
356205d5869SFabio Estevam 	if (is_mx6q())
357205d5869SFabio Estevam 		setenv("board_rev", "MX6Q");
358205d5869SFabio Estevam 	else
359205d5869SFabio Estevam 		setenv("board_rev", "MX6DL");
360205d5869SFabio Estevam #endif
361205d5869SFabio Estevam 
362205d5869SFabio Estevam 	return 0;
363205d5869SFabio Estevam }
364205d5869SFabio Estevam 
365b8ce6fe2SFabio Estevam #ifdef CONFIG_SPL_BUILD
366cfdcc5f7SFabio Estevam #include <asm/arch/mx6-ddr.h>
3678cb6817eSFabio Estevam static const struct mx6dq_iomux_ddr_regs mx6q_ddr_ioregs = {
368b8ce6fe2SFabio Estevam 	.dram_sdclk_0 =  0x00020030,
369b8ce6fe2SFabio Estevam 	.dram_sdclk_1 =  0x00020030,
370b8ce6fe2SFabio Estevam 	.dram_cas =  0x00020030,
371b8ce6fe2SFabio Estevam 	.dram_ras =  0x00020030,
372b8ce6fe2SFabio Estevam 	.dram_reset =  0x00020030,
373b8ce6fe2SFabio Estevam 	.dram_sdcke0 =  0x00003000,
374b8ce6fe2SFabio Estevam 	.dram_sdcke1 =  0x00003000,
375b8ce6fe2SFabio Estevam 	.dram_sdba2 =  0x00000000,
376b8ce6fe2SFabio Estevam 	.dram_sdodt0 =  0x00003030,
377b8ce6fe2SFabio Estevam 	.dram_sdodt1 =  0x00003030,
378b8ce6fe2SFabio Estevam 	.dram_sdqs0 =  0x00000030,
379b8ce6fe2SFabio Estevam 	.dram_sdqs1 =  0x00000030,
380b8ce6fe2SFabio Estevam 	.dram_sdqs2 =  0x00000030,
381b8ce6fe2SFabio Estevam 	.dram_sdqs3 =  0x00000030,
382b8ce6fe2SFabio Estevam 	.dram_sdqs4 =  0x00000030,
383b8ce6fe2SFabio Estevam 	.dram_sdqs5 =  0x00000030,
384b8ce6fe2SFabio Estevam 	.dram_sdqs6 =  0x00000030,
385b8ce6fe2SFabio Estevam 	.dram_sdqs7 =  0x00000030,
386b8ce6fe2SFabio Estevam 	.dram_dqm0 =  0x00020030,
387b8ce6fe2SFabio Estevam 	.dram_dqm1 =  0x00020030,
388b8ce6fe2SFabio Estevam 	.dram_dqm2 =  0x00020030,
389b8ce6fe2SFabio Estevam 	.dram_dqm3 =  0x00020030,
390b8ce6fe2SFabio Estevam 	.dram_dqm4 =  0x00020030,
391b8ce6fe2SFabio Estevam 	.dram_dqm5 =  0x00020030,
392b8ce6fe2SFabio Estevam 	.dram_dqm6 =  0x00020030,
393b8ce6fe2SFabio Estevam 	.dram_dqm7 =  0x00020030,
394b8ce6fe2SFabio Estevam };
395b8ce6fe2SFabio Estevam 
3968cb6817eSFabio Estevam static const struct mx6sdl_iomux_ddr_regs mx6dl_ddr_ioregs = {
3978cb6817eSFabio Estevam 	.dram_sdclk_0 = 0x00000028,
3988cb6817eSFabio Estevam 	.dram_sdclk_1 = 0x00000028,
3998cb6817eSFabio Estevam 	.dram_cas =	0x00000028,
4008cb6817eSFabio Estevam 	.dram_ras =	0x00000028,
4018cb6817eSFabio Estevam 	.dram_reset =	0x000c0028,
4028cb6817eSFabio Estevam 	.dram_sdcke0 =	0x00003000,
4038cb6817eSFabio Estevam 	.dram_sdcke1 =	0x00003000,
4048cb6817eSFabio Estevam 	.dram_sdba2 =	0x00000000,
4058cb6817eSFabio Estevam 	.dram_sdodt0 =	0x00003030,
4068cb6817eSFabio Estevam 	.dram_sdodt1 =	0x00003030,
4078cb6817eSFabio Estevam 	.dram_sdqs0 =	0x00000028,
4088cb6817eSFabio Estevam 	.dram_sdqs1 =	0x00000028,
4098cb6817eSFabio Estevam 	.dram_sdqs2 =	0x00000028,
4108cb6817eSFabio Estevam 	.dram_sdqs3 =	0x00000028,
4118cb6817eSFabio Estevam 	.dram_sdqs4 =	0x00000028,
4128cb6817eSFabio Estevam 	.dram_sdqs5 =	0x00000028,
4138cb6817eSFabio Estevam 	.dram_sdqs6 =	0x00000028,
4148cb6817eSFabio Estevam 	.dram_sdqs7 =	0x00000028,
4158cb6817eSFabio Estevam 	.dram_dqm0 =	0x00000028,
4168cb6817eSFabio Estevam 	.dram_dqm1 =	0x00000028,
4178cb6817eSFabio Estevam 	.dram_dqm2 =	0x00000028,
4188cb6817eSFabio Estevam 	.dram_dqm3 =	0x00000028,
4198cb6817eSFabio Estevam 	.dram_dqm4 =	0x00000028,
4208cb6817eSFabio Estevam 	.dram_dqm5 =	0x00000028,
4218cb6817eSFabio Estevam 	.dram_dqm6 =	0x00000028,
4228cb6817eSFabio Estevam 	.dram_dqm7 =	0x00000028,
4238cb6817eSFabio Estevam };
4248cb6817eSFabio Estevam 
4258cb6817eSFabio Estevam static const struct mx6dq_iomux_grp_regs mx6q_grp_ioregs = {
426b8ce6fe2SFabio Estevam 	.grp_ddr_type =  0x000C0000,
427b8ce6fe2SFabio Estevam 	.grp_ddrmode_ctl =  0x00020000,
428b8ce6fe2SFabio Estevam 	.grp_ddrpke =  0x00000000,
429b8ce6fe2SFabio Estevam 	.grp_addds =  0x00000030,
430b8ce6fe2SFabio Estevam 	.grp_ctlds =  0x00000030,
431b8ce6fe2SFabio Estevam 	.grp_ddrmode =  0x00020000,
432b8ce6fe2SFabio Estevam 	.grp_b0ds =  0x00000030,
433b8ce6fe2SFabio Estevam 	.grp_b1ds =  0x00000030,
434b8ce6fe2SFabio Estevam 	.grp_b2ds =  0x00000030,
435b8ce6fe2SFabio Estevam 	.grp_b3ds =  0x00000030,
436b8ce6fe2SFabio Estevam 	.grp_b4ds =  0x00000030,
437b8ce6fe2SFabio Estevam 	.grp_b5ds =  0x00000030,
438b8ce6fe2SFabio Estevam 	.grp_b6ds =  0x00000030,
439b8ce6fe2SFabio Estevam 	.grp_b7ds =  0x00000030,
440b8ce6fe2SFabio Estevam };
441b8ce6fe2SFabio Estevam 
4428cb6817eSFabio Estevam static const struct mx6sdl_iomux_grp_regs mx6sdl_grp_ioregs = {
4438cb6817eSFabio Estevam 	.grp_ddr_type = 0x000c0000,
4448cb6817eSFabio Estevam 	.grp_ddrmode_ctl = 0x00020000,
4458cb6817eSFabio Estevam 	.grp_ddrpke = 0x00000000,
4468cb6817eSFabio Estevam 	.grp_addds = 0x00000028,
4478cb6817eSFabio Estevam 	.grp_ctlds = 0x00000028,
4488cb6817eSFabio Estevam 	.grp_ddrmode = 0x00020000,
4498cb6817eSFabio Estevam 	.grp_b0ds = 0x00000028,
4508cb6817eSFabio Estevam 	.grp_b1ds = 0x00000028,
4518cb6817eSFabio Estevam 	.grp_b2ds = 0x00000028,
4528cb6817eSFabio Estevam 	.grp_b3ds = 0x00000028,
4538cb6817eSFabio Estevam 	.grp_b4ds = 0x00000028,
4548cb6817eSFabio Estevam 	.grp_b5ds = 0x00000028,
4558cb6817eSFabio Estevam 	.grp_b6ds = 0x00000028,
4568cb6817eSFabio Estevam 	.grp_b7ds = 0x00000028,
4578cb6817eSFabio Estevam };
4588cb6817eSFabio Estevam 
4598cb6817eSFabio Estevam /* microSOM with Dual processor and 1GB memory */
4608cb6817eSFabio Estevam static const struct mx6_mmdc_calibration mx6q_1g_mmcd_calib = {
461b8ce6fe2SFabio Estevam 	.p0_mpwldectrl0 =  0x00000000,
462b8ce6fe2SFabio Estevam 	.p0_mpwldectrl1 =  0x00000000,
463b8ce6fe2SFabio Estevam 	.p1_mpwldectrl0 =  0x00000000,
464b8ce6fe2SFabio Estevam 	.p1_mpwldectrl1 =  0x00000000,
465b8ce6fe2SFabio Estevam 	.p0_mpdgctrl0 =    0x0314031c,
466b8ce6fe2SFabio Estevam 	.p0_mpdgctrl1 =    0x023e0304,
467b8ce6fe2SFabio Estevam 	.p1_mpdgctrl0 =    0x03240330,
468b8ce6fe2SFabio Estevam 	.p1_mpdgctrl1 =    0x03180260,
469b8ce6fe2SFabio Estevam 	.p0_mprddlctl =    0x3630323c,
470b8ce6fe2SFabio Estevam 	.p1_mprddlctl =    0x3436283a,
471b8ce6fe2SFabio Estevam 	.p0_mpwrdlctl =    0x36344038,
472b8ce6fe2SFabio Estevam 	.p1_mpwrdlctl =    0x422a423c,
473b8ce6fe2SFabio Estevam };
474b8ce6fe2SFabio Estevam 
4758cb6817eSFabio Estevam /* microSOM with Quad processor and 2GB memory */
4768cb6817eSFabio Estevam static const struct mx6_mmdc_calibration mx6q_2g_mmcd_calib = {
4778cb6817eSFabio Estevam 	.p0_mpwldectrl0 =  0x00000000,
4788cb6817eSFabio Estevam 	.p0_mpwldectrl1 =  0x00000000,
4798cb6817eSFabio Estevam 	.p1_mpwldectrl0 =  0x00000000,
4808cb6817eSFabio Estevam 	.p1_mpwldectrl1 =  0x00000000,
4818cb6817eSFabio Estevam 	.p0_mpdgctrl0 =    0x0314031c,
4828cb6817eSFabio Estevam 	.p0_mpdgctrl1 =    0x023e0304,
4838cb6817eSFabio Estevam 	.p1_mpdgctrl0 =    0x03240330,
4848cb6817eSFabio Estevam 	.p1_mpdgctrl1 =    0x03180260,
4858cb6817eSFabio Estevam 	.p0_mprddlctl =    0x3630323c,
4868cb6817eSFabio Estevam 	.p1_mprddlctl =    0x3436283a,
4878cb6817eSFabio Estevam 	.p0_mpwrdlctl =    0x36344038,
4888cb6817eSFabio Estevam 	.p1_mpwrdlctl =    0x422a423c,
4898cb6817eSFabio Estevam };
4908cb6817eSFabio Estevam 
4918cb6817eSFabio Estevam /* microSOM with Solo processor and 512MB memory */
4928cb6817eSFabio Estevam static const struct mx6_mmdc_calibration mx6dl_512m_mmcd_calib = {
4938cb6817eSFabio Estevam 	.p0_mpwldectrl0 = 0x0045004D,
4948cb6817eSFabio Estevam 	.p0_mpwldectrl1 = 0x003A0047,
4958cb6817eSFabio Estevam 	.p0_mpdgctrl0 =   0x023C0224,
4968cb6817eSFabio Estevam 	.p0_mpdgctrl1 =   0x02000220,
4978cb6817eSFabio Estevam 	.p0_mprddlctl =   0x44444846,
4988cb6817eSFabio Estevam 	.p0_mpwrdlctl =   0x32343032,
4998cb6817eSFabio Estevam };
5008cb6817eSFabio Estevam 
5018cb6817eSFabio Estevam /* microSOM with Dual lite processor and 1GB memory */
5028cb6817eSFabio Estevam static const struct mx6_mmdc_calibration mx6dl_1g_mmcd_calib = {
5038cb6817eSFabio Estevam 	.p0_mpwldectrl0 =  0x0045004D,
5048cb6817eSFabio Estevam 	.p0_mpwldectrl1 =  0x003A0047,
5058cb6817eSFabio Estevam 	.p1_mpwldectrl0 =  0x001F001F,
5068cb6817eSFabio Estevam 	.p1_mpwldectrl1 =  0x00210035,
5078cb6817eSFabio Estevam 	.p0_mpdgctrl0 =    0x023C0224,
5088cb6817eSFabio Estevam 	.p0_mpdgctrl1 =    0x02000220,
5098cb6817eSFabio Estevam 	.p1_mpdgctrl0 =    0x02200220,
5108cb6817eSFabio Estevam 	.p1_mpdgctrl1 =    0x02000220,
5118cb6817eSFabio Estevam 	.p0_mprddlctl =    0x44444846,
5128cb6817eSFabio Estevam 	.p1_mprddlctl =    0x4042463C,
5138cb6817eSFabio Estevam 	.p0_mpwrdlctl =    0x32343032,
5148cb6817eSFabio Estevam 	.p1_mpwrdlctl =    0x36363430,
5158cb6817eSFabio Estevam };
5168cb6817eSFabio Estevam 
5178cb6817eSFabio Estevam static struct mx6_ddr3_cfg mem_ddr_2g = {
518b8ce6fe2SFabio Estevam 	.mem_speed = 1600,
519b8ce6fe2SFabio Estevam 	.density   = 2,
520b8ce6fe2SFabio Estevam 	.width     = 16,
521b8ce6fe2SFabio Estevam 	.banks     = 8,
522b8ce6fe2SFabio Estevam 	.rowaddr   = 14,
523b8ce6fe2SFabio Estevam 	.coladdr   = 10,
524b8ce6fe2SFabio Estevam 	.pagesz    = 2,
525b8ce6fe2SFabio Estevam 	.trcd      = 1375,
526b8ce6fe2SFabio Estevam 	.trcmin    = 4875,
527b8ce6fe2SFabio Estevam 	.trasmin   = 3500,
528b8ce6fe2SFabio Estevam 	.SRT       = 1,
529b8ce6fe2SFabio Estevam };
530b8ce6fe2SFabio Estevam 
5318cb6817eSFabio Estevam static struct mx6_ddr3_cfg mem_ddr_4g = {
5328cb6817eSFabio Estevam 	.mem_speed = 1600,
5338cb6817eSFabio Estevam 	.density = 4,
5348cb6817eSFabio Estevam 	.width = 16,
5358cb6817eSFabio Estevam 	.banks = 8,
5368cb6817eSFabio Estevam 	.rowaddr = 15,
5378cb6817eSFabio Estevam 	.coladdr = 10,
5388cb6817eSFabio Estevam 	.pagesz = 2,
5398cb6817eSFabio Estevam 	.trcd = 1375,
5408cb6817eSFabio Estevam 	.trcmin = 4875,
5418cb6817eSFabio Estevam 	.trasmin = 3500,
5428cb6817eSFabio Estevam };
5438cb6817eSFabio Estevam 
544b8ce6fe2SFabio Estevam static void ccgr_init(void)
545b8ce6fe2SFabio Estevam {
546b8ce6fe2SFabio Estevam 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
547b8ce6fe2SFabio Estevam 
548b8ce6fe2SFabio Estevam 	writel(0x00C03F3F, &ccm->CCGR0);
549b8ce6fe2SFabio Estevam 	writel(0x0030FC03, &ccm->CCGR1);
550b8ce6fe2SFabio Estevam 	writel(0x0FFFC000, &ccm->CCGR2);
551b8ce6fe2SFabio Estevam 	writel(0x3FF00000, &ccm->CCGR3);
552b8ce6fe2SFabio Estevam 	writel(0x00FFF300, &ccm->CCGR4);
553b8ce6fe2SFabio Estevam 	writel(0x0F0000C3, &ccm->CCGR5);
554b8ce6fe2SFabio Estevam 	writel(0x000003FF, &ccm->CCGR6);
555b8ce6fe2SFabio Estevam }
556b8ce6fe2SFabio Estevam 
557b8ce6fe2SFabio Estevam static void gpr_init(void)
558b8ce6fe2SFabio Estevam {
559b8ce6fe2SFabio Estevam 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
560b8ce6fe2SFabio Estevam 
561b8ce6fe2SFabio Estevam 	/* enable AXI cache for VDOA/VPU/IPU */
562b8ce6fe2SFabio Estevam 	writel(0xF00000CF, &iomux->gpr[4]);
563b8ce6fe2SFabio Estevam 	/* set IPU AXI-id0 Qos=0xf(bypass) AXI-id1 Qos=0x7 */
564b8ce6fe2SFabio Estevam 	writel(0x007F007F, &iomux->gpr[6]);
565b8ce6fe2SFabio Estevam 	writel(0x007F007F, &iomux->gpr[7]);
566b8ce6fe2SFabio Estevam }
567b8ce6fe2SFabio Estevam 
568b8ce6fe2SFabio Estevam /*
569b8ce6fe2SFabio Estevam  * This section requires the differentiation between Solidrun mx6 boards, but
570b8ce6fe2SFabio Estevam  * for now, it will configure only for the mx6dual hummingboard version.
571b8ce6fe2SFabio Estevam  */
5728cb6817eSFabio Estevam static void spl_dram_init(int width)
573b8ce6fe2SFabio Estevam {
574b8ce6fe2SFabio Estevam 	struct mx6_ddr_sysinfo sysinfo = {
575b8ce6fe2SFabio Estevam 		/* width of data bus: 0=16, 1=32, 2=64 */
5768cb6817eSFabio Estevam 		.dsize = width / 32,
577b8ce6fe2SFabio Estevam 		/* config for full 4GB range so that get_mem_size() works */
578b8ce6fe2SFabio Estevam 		.cs_density = 32,	/* 32Gb per CS */
579b8ce6fe2SFabio Estevam 		.ncs = 1,		/* single chip select */
580b8ce6fe2SFabio Estevam 		.cs1_mirror = 0,
581b8ce6fe2SFabio Estevam 		.rtt_wr = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Wr = RZQ/4 */
582b8ce6fe2SFabio Estevam 		.rtt_nom = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Nom = RZQ/4 */
583b8ce6fe2SFabio Estevam 		.walat = 1,	/* Write additional latency */
584b8ce6fe2SFabio Estevam 		.ralat = 5,	/* Read additional latency */
585b8ce6fe2SFabio Estevam 		.mif3_mode = 3,	/* Command prediction working mode */
586b8ce6fe2SFabio Estevam 		.bi_on = 1,	/* Bank interleaving enabled */
587b8ce6fe2SFabio Estevam 		.sde_to_rst = 0x10,	/* 14 cycles, 200us (JEDEC default) */
588b8ce6fe2SFabio Estevam 		.rst_to_cke = 0x23,	/* 33 cycles, 500us (JEDEC default) */
589b8ce6fe2SFabio Estevam 	};
590b8ce6fe2SFabio Estevam 
5918cb6817eSFabio Estevam 	if (is_cpu_type(MXC_CPU_MX6D) || is_cpu_type(MXC_CPU_MX6Q))
5928cb6817eSFabio Estevam 		mx6dq_dram_iocfg(width, &mx6q_ddr_ioregs, &mx6q_grp_ioregs);
5938cb6817eSFabio Estevam 	else
5948cb6817eSFabio Estevam 		mx6sdl_dram_iocfg(width, &mx6dl_ddr_ioregs, &mx6sdl_grp_ioregs);
5958cb6817eSFabio Estevam 
5968cb6817eSFabio Estevam 	if (is_cpu_type(MXC_CPU_MX6D))
5978cb6817eSFabio Estevam 		mx6_dram_cfg(&sysinfo, &mx6q_1g_mmcd_calib, &mem_ddr_2g);
5988cb6817eSFabio Estevam 	else if (is_cpu_type(MXC_CPU_MX6Q))
5998cb6817eSFabio Estevam 		mx6_dram_cfg(&sysinfo, &mx6q_2g_mmcd_calib, &mem_ddr_4g);
6008cb6817eSFabio Estevam 	else if (is_cpu_type(MXC_CPU_MX6DL))
6018cb6817eSFabio Estevam 		mx6_dram_cfg(&sysinfo, &mx6q_1g_mmcd_calib, &mem_ddr_2g);
6028cb6817eSFabio Estevam 	else if (is_cpu_type(MXC_CPU_MX6SOLO))
6038cb6817eSFabio Estevam 		mx6_dram_cfg(&sysinfo, &mx6dl_512m_mmcd_calib, &mem_ddr_2g);
604b8ce6fe2SFabio Estevam }
605b8ce6fe2SFabio Estevam 
606b8ce6fe2SFabio Estevam void board_init_f(ulong dummy)
607b8ce6fe2SFabio Estevam {
608b8ce6fe2SFabio Estevam 	/* setup AIPS and disable watchdog */
609b8ce6fe2SFabio Estevam 	arch_cpu_init();
610b8ce6fe2SFabio Estevam 
611b8ce6fe2SFabio Estevam 	ccgr_init();
612b8ce6fe2SFabio Estevam 	gpr_init();
613b8ce6fe2SFabio Estevam 
614b8ce6fe2SFabio Estevam 	/* iomux and setup of i2c */
615b8ce6fe2SFabio Estevam 	board_early_init_f();
616b8ce6fe2SFabio Estevam 
617b8ce6fe2SFabio Estevam 	/* setup GP timer */
618b8ce6fe2SFabio Estevam 	timer_init();
619b8ce6fe2SFabio Estevam 
620b8ce6fe2SFabio Estevam 	/* UART clocks enabled and gd valid - init serial console */
621b8ce6fe2SFabio Estevam 	preloader_console_init();
622b8ce6fe2SFabio Estevam 
623b8ce6fe2SFabio Estevam 	/* DDR initialization */
6248cb6817eSFabio Estevam 	if (is_cpu_type(MXC_CPU_MX6SOLO))
6258cb6817eSFabio Estevam 		spl_dram_init(32);
6268cb6817eSFabio Estevam 	else
6278cb6817eSFabio Estevam 		spl_dram_init(64);
628b8ce6fe2SFabio Estevam 
629b8ce6fe2SFabio Estevam 	/* Clear the BSS. */
630b8ce6fe2SFabio Estevam 	memset(__bss_start, 0, __bss_end - __bss_start);
631b8ce6fe2SFabio Estevam 
632b8ce6fe2SFabio Estevam 	/* load/boot image from boot device */
633b8ce6fe2SFabio Estevam 	board_init_r(NULL, 0);
634b8ce6fe2SFabio Estevam }
635b8ce6fe2SFabio Estevam #endif
636