xref: /rk3399_rockchip-uboot/board/siemens/taurus/taurus.c (revision a1655bb2e1e2bf8f30f40b46d1bb7a45810634be)
10f8bc283SHeiko Schocher /*
20f8bc283SHeiko Schocher  * Board functions for Siemens TAURUS (AT91SAM9G20) based boards
30f8bc283SHeiko Schocher  * (C) Copyright Siemens AG
40f8bc283SHeiko Schocher  *
50f8bc283SHeiko Schocher  * Based on:
60f8bc283SHeiko Schocher  * U-Boot file: board/atmel/at91sam9260ek/at91sam9260ek.c
70f8bc283SHeiko Schocher  *
80f8bc283SHeiko Schocher  * (C) Copyright 2007-2008
90f8bc283SHeiko Schocher  * Stelian Pop <stelian@popies.net>
100f8bc283SHeiko Schocher  * Lead Tech Design <www.leadtechdesign.com>
110f8bc283SHeiko Schocher  *
120f8bc283SHeiko Schocher  * SPDX-License-Identifier:	GPL-2.0+
130f8bc283SHeiko Schocher  */
140f8bc283SHeiko Schocher 
150f8bc283SHeiko Schocher #include <common.h>
160f8bc283SHeiko Schocher #include <asm/io.h>
170f8bc283SHeiko Schocher #include <asm/arch/at91sam9260_matrix.h>
180f8bc283SHeiko Schocher #include <asm/arch/at91sam9_smc.h>
190f8bc283SHeiko Schocher #include <asm/arch/at91_common.h>
200f8bc283SHeiko Schocher #include <asm/arch/at91_pmc.h>
210f8bc283SHeiko Schocher #include <asm/arch/at91_rstc.h>
220f8bc283SHeiko Schocher #include <asm/arch/gpio.h>
230f8bc283SHeiko Schocher #include <asm/arch/at91sam9_sdramc.h>
24237e3793SHeiko Schocher #include <asm/arch/clk.h>
25237e3793SHeiko Schocher #include <linux/mtd/nand.h>
260f8bc283SHeiko Schocher #include <atmel_mci.h>
2750921cdcSHeiko Schocher #include <asm/arch/at91_spi.h>
2850921cdcSHeiko Schocher #include <spi.h>
290f8bc283SHeiko Schocher 
300f8bc283SHeiko Schocher #include <net.h>
310f8bc283SHeiko Schocher #include <netdev.h>
320f8bc283SHeiko Schocher 
330f8bc283SHeiko Schocher DECLARE_GLOBAL_DATA_PTR;
340f8bc283SHeiko Schocher 
350f8bc283SHeiko Schocher static void taurus_nand_hw_init(void)
360f8bc283SHeiko Schocher {
370f8bc283SHeiko Schocher 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
380f8bc283SHeiko Schocher 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
390f8bc283SHeiko Schocher 	unsigned long csa;
400f8bc283SHeiko Schocher 
410f8bc283SHeiko Schocher 	/* Assign CS3 to NAND/SmartMedia Interface */
420f8bc283SHeiko Schocher 	csa = readl(&matrix->ebicsa);
430f8bc283SHeiko Schocher 	csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
440f8bc283SHeiko Schocher 	writel(csa, &matrix->ebicsa);
450f8bc283SHeiko Schocher 
460f8bc283SHeiko Schocher 	/* Configure SMC CS3 for NAND/SmartMedia */
470f8bc283SHeiko Schocher 	writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
480f8bc283SHeiko Schocher 	       AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
490f8bc283SHeiko Schocher 	       &smc->cs[3].setup);
500f8bc283SHeiko Schocher 	writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(3) |
510f8bc283SHeiko Schocher 	       AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(3),
520f8bc283SHeiko Schocher 	       &smc->cs[3].pulse);
530f8bc283SHeiko Schocher 	writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(7),
540f8bc283SHeiko Schocher 	       &smc->cs[3].cycle);
550f8bc283SHeiko Schocher 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
560f8bc283SHeiko Schocher 	       AT91_SMC_MODE_EXNW_DISABLE |
570f8bc283SHeiko Schocher 	       AT91_SMC_MODE_DBW_8 |
580f8bc283SHeiko Schocher 	       AT91_SMC_MODE_TDF_CYCLE(3),
590f8bc283SHeiko Schocher 	       &smc->cs[3].mode);
600f8bc283SHeiko Schocher 
610f8bc283SHeiko Schocher 	/* Configure RDY/BSY */
620f8bc283SHeiko Schocher 	at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
630f8bc283SHeiko Schocher 
640f8bc283SHeiko Schocher 	/* Enable NandFlash */
650f8bc283SHeiko Schocher 	at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
660f8bc283SHeiko Schocher }
67237e3793SHeiko Schocher 
68237e3793SHeiko Schocher #if defined(CONFIG_SPL_BUILD)
69237e3793SHeiko Schocher #include <spl.h>
70237e3793SHeiko Schocher #include <nand.h>
71*a1655bb2SHeiko Schocher #include <spi_flash.h>
72237e3793SHeiko Schocher 
73237e3793SHeiko Schocher void matrix_init(void)
74237e3793SHeiko Schocher {
75237e3793SHeiko Schocher 	struct at91_matrix *mat = (struct at91_matrix *)ATMEL_BASE_MATRIX;
76237e3793SHeiko Schocher 
77237e3793SHeiko Schocher 	writel((readl(&mat->scfg[3]) & (~AT91_MATRIX_SLOT_CYCLE))
78237e3793SHeiko Schocher 			| AT91_MATRIX_SLOT_CYCLE_(0x40),
79237e3793SHeiko Schocher 			&mat->scfg[3]);
80237e3793SHeiko Schocher }
81237e3793SHeiko Schocher 
82237e3793SHeiko Schocher void at91_spl_board_init(void)
83237e3793SHeiko Schocher {
84237e3793SHeiko Schocher 	taurus_nand_hw_init();
85*a1655bb2SHeiko Schocher 	at91_spi0_hw_init(TAURUS_SPI_MASK);
86237e3793SHeiko Schocher 
87237e3793SHeiko Schocher 	/* Configure recovery button PINs */
88237e3793SHeiko Schocher 	at91_set_gpio_input(AT91_PIN_PA31, 1);
89237e3793SHeiko Schocher 
90237e3793SHeiko Schocher 	/* check if button is pressed */
91237e3793SHeiko Schocher 	if (at91_get_gpio_value(AT91_PIN_PA31) == 0) {
92*a1655bb2SHeiko Schocher 		struct spi_flash *flash;
93237e3793SHeiko Schocher 
94237e3793SHeiko Schocher 		debug("Recovery button pressed\n");
95237e3793SHeiko Schocher 		nand_init();
96237e3793SHeiko Schocher 		spl_nand_erase_one(0, 0);
97*a1655bb2SHeiko Schocher 		flash = spi_flash_probe(CONFIG_SF_DEFAULT_BUS,
98*a1655bb2SHeiko Schocher 					0,
99*a1655bb2SHeiko Schocher 					CONFIG_SF_DEFAULT_SPEED,
100*a1655bb2SHeiko Schocher 					SPI_MODE_3);
101*a1655bb2SHeiko Schocher 		if (!flash) {
102*a1655bb2SHeiko Schocher 			puts("no flash\n");
103*a1655bb2SHeiko Schocher 		} else {
104*a1655bb2SHeiko Schocher 			puts("erase spi flash sector 0\n");
105*a1655bb2SHeiko Schocher 			spi_flash_erase(flash, 0,
106*a1655bb2SHeiko Schocher 					CONFIG_SYS_NAND_U_BOOT_SIZE);
107237e3793SHeiko Schocher 		}
108237e3793SHeiko Schocher 	}
109237e3793SHeiko Schocher }
110237e3793SHeiko Schocher 
111237e3793SHeiko Schocher void mem_init(void)
112237e3793SHeiko Schocher {
113237e3793SHeiko Schocher 	struct at91_matrix *ma = (struct at91_matrix *)ATMEL_BASE_MATRIX;
114237e3793SHeiko Schocher 	struct sdramc_reg setting;
115237e3793SHeiko Schocher 
116237e3793SHeiko Schocher 	at91_sdram_hw_init();
117237e3793SHeiko Schocher 	setting.cr = (AT91_SDRAMC_NC_9 |
118237e3793SHeiko Schocher 		      AT91_SDRAMC_NR_13 |
119237e3793SHeiko Schocher 		      AT91_SDRAMC_CAS_3 |
120237e3793SHeiko Schocher 		      AT91_SDRAMC_NB_4 |
121237e3793SHeiko Schocher 		      AT91_SDRAMC_DBW_32 |
122237e3793SHeiko Schocher 		      AT91_SDRAMC_TWR_VAL(3) |
123237e3793SHeiko Schocher 		      AT91_SDRAMC_TRC_VAL(9) |
124237e3793SHeiko Schocher 		      AT91_SDRAMC_TRP_VAL(3) |
125237e3793SHeiko Schocher 		      AT91_SDRAMC_TRCD_VAL(3) |
126237e3793SHeiko Schocher 		      AT91_SDRAMC_TRAS_VAL(6) |
127237e3793SHeiko Schocher 		      AT91_SDRAMC_TXSR_VAL(10));
128237e3793SHeiko Schocher 	setting.mdr = AT91_SDRAMC_MD_SDRAM;
129237e3793SHeiko Schocher 	setting.tr = (CONFIG_SYS_MASTER_CLOCK * 7) / 1000000;
130237e3793SHeiko Schocher 
131237e3793SHeiko Schocher 
132237e3793SHeiko Schocher 	writel(readl(&ma->ebicsa) | AT91_MATRIX_CS1A_SDRAMC |
133237e3793SHeiko Schocher 		AT91_MATRIX_VDDIOMSEL_3_3V | AT91_MATRIX_EBI_IOSR_SEL,
134237e3793SHeiko Schocher 		&ma->ebicsa);
135237e3793SHeiko Schocher 	sdramc_initialize(ATMEL_BASE_CS1, &setting);
136237e3793SHeiko Schocher }
1370f8bc283SHeiko Schocher #endif
1380f8bc283SHeiko Schocher 
1390f8bc283SHeiko Schocher #ifdef CONFIG_MACB
1400f8bc283SHeiko Schocher static void taurus_macb_hw_init(void)
1410f8bc283SHeiko Schocher {
1420f8bc283SHeiko Schocher 	/* Enable EMAC clock */
143237e3793SHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_EMAC0);
1440f8bc283SHeiko Schocher 
1450f8bc283SHeiko Schocher 	/*
1460f8bc283SHeiko Schocher 	 * Disable pull-up on:
1470f8bc283SHeiko Schocher 	 *	RXDV (PA17) => PHY normal mode (not Test mode)
1480f8bc283SHeiko Schocher 	 *	ERX0 (PA14) => PHY ADDR0
1490f8bc283SHeiko Schocher 	 *	ERX1 (PA15) => PHY ADDR1
1500f8bc283SHeiko Schocher 	 *	ERX2 (PA25) => PHY ADDR2
1510f8bc283SHeiko Schocher 	 *	ERX3 (PA26) => PHY ADDR3
1520f8bc283SHeiko Schocher 	 *	ECRS (PA28) => PHY ADDR4  => PHYADDR = 0x0
1530f8bc283SHeiko Schocher 	 *
1540f8bc283SHeiko Schocher 	 * PHY has internal pull-down
1550f8bc283SHeiko Schocher 	 */
1560f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 14, 0);
1570f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 15, 0);
1580f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 17, 0);
1590f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 25, 0);
1600f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 26, 0);
1610f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 28, 0);
1620f8bc283SHeiko Schocher 
1630f8bc283SHeiko Schocher 	at91_phy_reset();
1640f8bc283SHeiko Schocher 
1650f8bc283SHeiko Schocher 	at91_set_gpio_input(AT91_PIN_PA25, 1);   /* ERST tri-state */
1660f8bc283SHeiko Schocher 
1670f8bc283SHeiko Schocher 	/* Re-enable pull-up */
1680f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 14, 1);
1690f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 15, 1);
1700f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 17, 1);
1710f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 25, 1);
1720f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 26, 1);
1730f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 28, 1);
1740f8bc283SHeiko Schocher 
1750f8bc283SHeiko Schocher 	/* Initialize EMAC=MACB hardware */
1760f8bc283SHeiko Schocher 	at91_macb_hw_init();
1770f8bc283SHeiko Schocher }
1780f8bc283SHeiko Schocher #endif
1790f8bc283SHeiko Schocher 
1800f8bc283SHeiko Schocher #ifdef CONFIG_GENERIC_ATMEL_MCI
1810f8bc283SHeiko Schocher int board_mmc_init(bd_t *bd)
1820f8bc283SHeiko Schocher {
1830f8bc283SHeiko Schocher 	at91_mci_hw_init();
1840f8bc283SHeiko Schocher 
1850f8bc283SHeiko Schocher 	return atmel_mci_init((void *)ATMEL_BASE_MCI);
1860f8bc283SHeiko Schocher }
1870f8bc283SHeiko Schocher #endif
1880f8bc283SHeiko Schocher 
1890f8bc283SHeiko Schocher int board_early_init_f(void)
1900f8bc283SHeiko Schocher {
1910f8bc283SHeiko Schocher 	/* Enable clocks for all PIOs */
192237e3793SHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_PIOA);
193237e3793SHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_PIOB);
194237e3793SHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_PIOC);
195237e3793SHeiko Schocher 
196237e3793SHeiko Schocher 	at91_seriald_hw_init();
1970f8bc283SHeiko Schocher 
1980f8bc283SHeiko Schocher 	return 0;
1990f8bc283SHeiko Schocher }
2000f8bc283SHeiko Schocher 
20150921cdcSHeiko Schocher int spi_cs_is_valid(unsigned int bus, unsigned int cs)
20250921cdcSHeiko Schocher {
20350921cdcSHeiko Schocher 	return bus == 0 && cs == 0;
20450921cdcSHeiko Schocher }
20550921cdcSHeiko Schocher 
20650921cdcSHeiko Schocher void spi_cs_activate(struct spi_slave *slave)
20750921cdcSHeiko Schocher {
20850921cdcSHeiko Schocher 	at91_set_gpio_value(TAURUS_SPI_CS_PIN, 0);
20950921cdcSHeiko Schocher }
21050921cdcSHeiko Schocher 
21150921cdcSHeiko Schocher void spi_cs_deactivate(struct spi_slave *slave)
21250921cdcSHeiko Schocher {
21350921cdcSHeiko Schocher 	at91_set_gpio_value(TAURUS_SPI_CS_PIN, 1);
21450921cdcSHeiko Schocher }
21550921cdcSHeiko Schocher 
2160f8bc283SHeiko Schocher int board_init(void)
2170f8bc283SHeiko Schocher {
2180f8bc283SHeiko Schocher 	/* adress of boot parameters */
2190f8bc283SHeiko Schocher 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
2200f8bc283SHeiko Schocher 
2210f8bc283SHeiko Schocher #ifdef CONFIG_CMD_NAND
2220f8bc283SHeiko Schocher 	taurus_nand_hw_init();
2230f8bc283SHeiko Schocher #endif
2240f8bc283SHeiko Schocher #ifdef CONFIG_MACB
2250f8bc283SHeiko Schocher 	taurus_macb_hw_init();
2260f8bc283SHeiko Schocher #endif
22750921cdcSHeiko Schocher 	at91_spi0_hw_init(TAURUS_SPI_MASK);
2280f8bc283SHeiko Schocher 
2290f8bc283SHeiko Schocher 	return 0;
2300f8bc283SHeiko Schocher }
2310f8bc283SHeiko Schocher 
2320f8bc283SHeiko Schocher int dram_init(void)
2330f8bc283SHeiko Schocher {
2340f8bc283SHeiko Schocher 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
2350f8bc283SHeiko Schocher 				    CONFIG_SYS_SDRAM_SIZE);
2360f8bc283SHeiko Schocher 	return 0;
2370f8bc283SHeiko Schocher }
2380f8bc283SHeiko Schocher 
2390f8bc283SHeiko Schocher int board_eth_init(bd_t *bis)
2400f8bc283SHeiko Schocher {
2410f8bc283SHeiko Schocher 	int rc = 0;
2420f8bc283SHeiko Schocher #ifdef CONFIG_MACB
2430f8bc283SHeiko Schocher 	rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC0, 0x00);
2440f8bc283SHeiko Schocher #endif
2450f8bc283SHeiko Schocher 	return rc;
2460f8bc283SHeiko Schocher }
247