xref: /rk3399_rockchip-uboot/board/siemens/taurus/taurus.c (revision 0f8bc283a3253e6fc461a85daa4cd12f17f3f35c)
1*0f8bc283SHeiko Schocher /*
2*0f8bc283SHeiko Schocher  * Board functions for Siemens TAURUS (AT91SAM9G20) based boards
3*0f8bc283SHeiko Schocher  * (C) Copyright Siemens AG
4*0f8bc283SHeiko Schocher  *
5*0f8bc283SHeiko Schocher  * Based on:
6*0f8bc283SHeiko Schocher  * U-Boot file: board/atmel/at91sam9260ek/at91sam9260ek.c
7*0f8bc283SHeiko Schocher  *
8*0f8bc283SHeiko Schocher  * (C) Copyright 2007-2008
9*0f8bc283SHeiko Schocher  * Stelian Pop <stelian@popies.net>
10*0f8bc283SHeiko Schocher  * Lead Tech Design <www.leadtechdesign.com>
11*0f8bc283SHeiko Schocher  *
12*0f8bc283SHeiko Schocher  * SPDX-License-Identifier:	GPL-2.0+
13*0f8bc283SHeiko Schocher  */
14*0f8bc283SHeiko Schocher 
15*0f8bc283SHeiko Schocher #include <common.h>
16*0f8bc283SHeiko Schocher #include <asm/io.h>
17*0f8bc283SHeiko Schocher #include <asm/arch/at91sam9260_matrix.h>
18*0f8bc283SHeiko Schocher #include <asm/arch/at91sam9_smc.h>
19*0f8bc283SHeiko Schocher #include <asm/arch/at91_common.h>
20*0f8bc283SHeiko Schocher #include <asm/arch/at91_pmc.h>
21*0f8bc283SHeiko Schocher #include <asm/arch/at91_rstc.h>
22*0f8bc283SHeiko Schocher #include <asm/arch/gpio.h>
23*0f8bc283SHeiko Schocher #include <asm/arch/at91sam9_sdramc.h>
24*0f8bc283SHeiko Schocher #include <atmel_mci.h>
25*0f8bc283SHeiko Schocher 
26*0f8bc283SHeiko Schocher #include <net.h>
27*0f8bc283SHeiko Schocher #include <netdev.h>
28*0f8bc283SHeiko Schocher 
29*0f8bc283SHeiko Schocher DECLARE_GLOBAL_DATA_PTR;
30*0f8bc283SHeiko Schocher 
31*0f8bc283SHeiko Schocher #ifdef CONFIG_CMD_NAND
32*0f8bc283SHeiko Schocher static void taurus_nand_hw_init(void)
33*0f8bc283SHeiko Schocher {
34*0f8bc283SHeiko Schocher 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
35*0f8bc283SHeiko Schocher 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
36*0f8bc283SHeiko Schocher 	unsigned long csa;
37*0f8bc283SHeiko Schocher 
38*0f8bc283SHeiko Schocher 	/* Assign CS3 to NAND/SmartMedia Interface */
39*0f8bc283SHeiko Schocher 	csa = readl(&matrix->ebicsa);
40*0f8bc283SHeiko Schocher 	csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
41*0f8bc283SHeiko Schocher 	writel(csa, &matrix->ebicsa);
42*0f8bc283SHeiko Schocher 
43*0f8bc283SHeiko Schocher 	/* Configure SMC CS3 for NAND/SmartMedia */
44*0f8bc283SHeiko Schocher 	writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
45*0f8bc283SHeiko Schocher 	       AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
46*0f8bc283SHeiko Schocher 	       &smc->cs[3].setup);
47*0f8bc283SHeiko Schocher 	writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(3) |
48*0f8bc283SHeiko Schocher 	       AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(3),
49*0f8bc283SHeiko Schocher 	       &smc->cs[3].pulse);
50*0f8bc283SHeiko Schocher 	writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(7),
51*0f8bc283SHeiko Schocher 	       &smc->cs[3].cycle);
52*0f8bc283SHeiko Schocher 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
53*0f8bc283SHeiko Schocher 	       AT91_SMC_MODE_EXNW_DISABLE |
54*0f8bc283SHeiko Schocher 	       AT91_SMC_MODE_DBW_8 |
55*0f8bc283SHeiko Schocher 	       AT91_SMC_MODE_TDF_CYCLE(3),
56*0f8bc283SHeiko Schocher 	       &smc->cs[3].mode);
57*0f8bc283SHeiko Schocher 
58*0f8bc283SHeiko Schocher 	/* Configure RDY/BSY */
59*0f8bc283SHeiko Schocher 	at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
60*0f8bc283SHeiko Schocher 
61*0f8bc283SHeiko Schocher 	/* Enable NandFlash */
62*0f8bc283SHeiko Schocher 	at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
63*0f8bc283SHeiko Schocher }
64*0f8bc283SHeiko Schocher #endif
65*0f8bc283SHeiko Schocher 
66*0f8bc283SHeiko Schocher #ifdef CONFIG_MACB
67*0f8bc283SHeiko Schocher static void taurus_macb_hw_init(void)
68*0f8bc283SHeiko Schocher {
69*0f8bc283SHeiko Schocher 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
70*0f8bc283SHeiko Schocher 
71*0f8bc283SHeiko Schocher 	/* Enable EMAC clock */
72*0f8bc283SHeiko Schocher 	writel(1 << ATMEL_ID_EMAC0, &pmc->pcer);
73*0f8bc283SHeiko Schocher 
74*0f8bc283SHeiko Schocher 	/*
75*0f8bc283SHeiko Schocher 	 * Disable pull-up on:
76*0f8bc283SHeiko Schocher 	 *	RXDV (PA17) => PHY normal mode (not Test mode)
77*0f8bc283SHeiko Schocher 	 *	ERX0 (PA14) => PHY ADDR0
78*0f8bc283SHeiko Schocher 	 *	ERX1 (PA15) => PHY ADDR1
79*0f8bc283SHeiko Schocher 	 *	ERX2 (PA25) => PHY ADDR2
80*0f8bc283SHeiko Schocher 	 *	ERX3 (PA26) => PHY ADDR3
81*0f8bc283SHeiko Schocher 	 *	ECRS (PA28) => PHY ADDR4  => PHYADDR = 0x0
82*0f8bc283SHeiko Schocher 	 *
83*0f8bc283SHeiko Schocher 	 * PHY has internal pull-down
84*0f8bc283SHeiko Schocher 	 */
85*0f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 14, 0);
86*0f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 15, 0);
87*0f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 17, 0);
88*0f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 25, 0);
89*0f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 26, 0);
90*0f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 28, 0);
91*0f8bc283SHeiko Schocher 
92*0f8bc283SHeiko Schocher 	at91_phy_reset();
93*0f8bc283SHeiko Schocher 
94*0f8bc283SHeiko Schocher 	at91_set_gpio_input(AT91_PIN_PA25, 1);   /* ERST tri-state */
95*0f8bc283SHeiko Schocher 
96*0f8bc283SHeiko Schocher 	/* Re-enable pull-up */
97*0f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 14, 1);
98*0f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 15, 1);
99*0f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 17, 1);
100*0f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 25, 1);
101*0f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 26, 1);
102*0f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 28, 1);
103*0f8bc283SHeiko Schocher 
104*0f8bc283SHeiko Schocher 	/* Initialize EMAC=MACB hardware */
105*0f8bc283SHeiko Schocher 	at91_macb_hw_init();
106*0f8bc283SHeiko Schocher }
107*0f8bc283SHeiko Schocher #endif
108*0f8bc283SHeiko Schocher 
109*0f8bc283SHeiko Schocher #ifdef CONFIG_GENERIC_ATMEL_MCI
110*0f8bc283SHeiko Schocher int board_mmc_init(bd_t *bd)
111*0f8bc283SHeiko Schocher {
112*0f8bc283SHeiko Schocher 	at91_mci_hw_init();
113*0f8bc283SHeiko Schocher 
114*0f8bc283SHeiko Schocher 	return atmel_mci_init((void *)ATMEL_BASE_MCI);
115*0f8bc283SHeiko Schocher }
116*0f8bc283SHeiko Schocher #endif
117*0f8bc283SHeiko Schocher 
118*0f8bc283SHeiko Schocher int board_early_init_f(void)
119*0f8bc283SHeiko Schocher {
120*0f8bc283SHeiko Schocher 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
121*0f8bc283SHeiko Schocher 
122*0f8bc283SHeiko Schocher 	/* Enable clocks for all PIOs */
123*0f8bc283SHeiko Schocher 	writel((1 << ATMEL_ID_PIOA) | (1 << ATMEL_ID_PIOB) |
124*0f8bc283SHeiko Schocher 		(1 << ATMEL_ID_PIOC),
125*0f8bc283SHeiko Schocher 		&pmc->pcer);
126*0f8bc283SHeiko Schocher 
127*0f8bc283SHeiko Schocher 	return 0;
128*0f8bc283SHeiko Schocher }
129*0f8bc283SHeiko Schocher 
130*0f8bc283SHeiko Schocher int board_init(void)
131*0f8bc283SHeiko Schocher {
132*0f8bc283SHeiko Schocher 	/* adress of boot parameters */
133*0f8bc283SHeiko Schocher 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
134*0f8bc283SHeiko Schocher 
135*0f8bc283SHeiko Schocher 	at91_seriald_hw_init();
136*0f8bc283SHeiko Schocher #ifdef CONFIG_CMD_NAND
137*0f8bc283SHeiko Schocher 	taurus_nand_hw_init();
138*0f8bc283SHeiko Schocher #endif
139*0f8bc283SHeiko Schocher #ifdef CONFIG_MACB
140*0f8bc283SHeiko Schocher 	taurus_macb_hw_init();
141*0f8bc283SHeiko Schocher #endif
142*0f8bc283SHeiko Schocher 
143*0f8bc283SHeiko Schocher 	return 0;
144*0f8bc283SHeiko Schocher }
145*0f8bc283SHeiko Schocher 
146*0f8bc283SHeiko Schocher int dram_init(void)
147*0f8bc283SHeiko Schocher {
148*0f8bc283SHeiko Schocher 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
149*0f8bc283SHeiko Schocher 				    CONFIG_SYS_SDRAM_SIZE);
150*0f8bc283SHeiko Schocher 	return 0;
151*0f8bc283SHeiko Schocher }
152*0f8bc283SHeiko Schocher 
153*0f8bc283SHeiko Schocher int board_eth_init(bd_t *bis)
154*0f8bc283SHeiko Schocher {
155*0f8bc283SHeiko Schocher 	int rc = 0;
156*0f8bc283SHeiko Schocher #ifdef CONFIG_MACB
157*0f8bc283SHeiko Schocher 	rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC0, 0x00);
158*0f8bc283SHeiko Schocher #endif
159*0f8bc283SHeiko Schocher 	return rc;
160*0f8bc283SHeiko Schocher }
161