xref: /rk3399_rockchip-uboot/board/siemens/taurus/taurus.c (revision 331c2375688d79920fb06b8f0c4c52a7df56fb29)
10f8bc283SHeiko Schocher /*
20f8bc283SHeiko Schocher  * Board functions for Siemens TAURUS (AT91SAM9G20) based boards
30f8bc283SHeiko Schocher  * (C) Copyright Siemens AG
40f8bc283SHeiko Schocher  *
50f8bc283SHeiko Schocher  * Based on:
60f8bc283SHeiko Schocher  * U-Boot file: board/atmel/at91sam9260ek/at91sam9260ek.c
70f8bc283SHeiko Schocher  *
80f8bc283SHeiko Schocher  * (C) Copyright 2007-2008
90f8bc283SHeiko Schocher  * Stelian Pop <stelian@popies.net>
100f8bc283SHeiko Schocher  * Lead Tech Design <www.leadtechdesign.com>
110f8bc283SHeiko Schocher  *
120f8bc283SHeiko Schocher  * SPDX-License-Identifier:	GPL-2.0+
130f8bc283SHeiko Schocher  */
140f8bc283SHeiko Schocher 
1540540823SHeiko Schocher #include <command.h>
160f8bc283SHeiko Schocher #include <common.h>
178e6e8221SHeiko Schocher #include <dm.h>
1801510091SSimon Glass #include <environment.h>
190f8bc283SHeiko Schocher #include <asm/io.h>
200f8bc283SHeiko Schocher #include <asm/arch/at91sam9260_matrix.h>
210f8bc283SHeiko Schocher #include <asm/arch/at91sam9_smc.h>
220f8bc283SHeiko Schocher #include <asm/arch/at91_common.h>
230f8bc283SHeiko Schocher #include <asm/arch/at91_rstc.h>
240f8bc283SHeiko Schocher #include <asm/arch/gpio.h>
250f8bc283SHeiko Schocher #include <asm/arch/at91sam9_sdramc.h>
268e6e8221SHeiko Schocher #include <asm/arch/atmel_serial.h>
27237e3793SHeiko Schocher #include <asm/arch/clk.h>
288e6e8221SHeiko Schocher #include <asm/gpio.h>
29*331c2375SMasahiro Yamada #include <linux/mtd/rawnand.h>
300f8bc283SHeiko Schocher #include <atmel_mci.h>
3150921cdcSHeiko Schocher #include <asm/arch/at91_spi.h>
3250921cdcSHeiko Schocher #include <spi.h>
330f8bc283SHeiko Schocher 
340f8bc283SHeiko Schocher #include <net.h>
358e6e8221SHeiko Schocher #ifndef CONFIG_DM_ETH
360f8bc283SHeiko Schocher #include <netdev.h>
378e6e8221SHeiko Schocher #endif
380f8bc283SHeiko Schocher 
390f8bc283SHeiko Schocher DECLARE_GLOBAL_DATA_PTR;
400f8bc283SHeiko Schocher 
taurus_request_gpio(void)418e6e8221SHeiko Schocher static void taurus_request_gpio(void)
428e6e8221SHeiko Schocher {
438e6e8221SHeiko Schocher 	gpio_request(CONFIG_SYS_NAND_ENABLE_PIN, "nand ena");
448e6e8221SHeiko Schocher 	gpio_request(CONFIG_SYS_NAND_READY_PIN, "nand rdy");
458e6e8221SHeiko Schocher 	gpio_request(AT91_PIN_PA25, "ena PHY");
468e6e8221SHeiko Schocher }
478e6e8221SHeiko Schocher 
taurus_nand_hw_init(void)480f8bc283SHeiko Schocher static void taurus_nand_hw_init(void)
490f8bc283SHeiko Schocher {
500f8bc283SHeiko Schocher 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
510f8bc283SHeiko Schocher 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
520f8bc283SHeiko Schocher 	unsigned long csa;
530f8bc283SHeiko Schocher 
540f8bc283SHeiko Schocher 	/* Assign CS3 to NAND/SmartMedia Interface */
550f8bc283SHeiko Schocher 	csa = readl(&matrix->ebicsa);
560f8bc283SHeiko Schocher 	csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
570f8bc283SHeiko Schocher 	writel(csa, &matrix->ebicsa);
580f8bc283SHeiko Schocher 
590f8bc283SHeiko Schocher 	/* Configure SMC CS3 for NAND/SmartMedia */
600f8bc283SHeiko Schocher 	writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
610f8bc283SHeiko Schocher 	       AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
620f8bc283SHeiko Schocher 	       &smc->cs[3].setup);
630f8bc283SHeiko Schocher 	writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(3) |
640f8bc283SHeiko Schocher 	       AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(3),
650f8bc283SHeiko Schocher 	       &smc->cs[3].pulse);
660f8bc283SHeiko Schocher 	writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(7),
670f8bc283SHeiko Schocher 	       &smc->cs[3].cycle);
680f8bc283SHeiko Schocher 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
690f8bc283SHeiko Schocher 	       AT91_SMC_MODE_EXNW_DISABLE |
700f8bc283SHeiko Schocher 	       AT91_SMC_MODE_DBW_8 |
710f8bc283SHeiko Schocher 	       AT91_SMC_MODE_TDF_CYCLE(3),
720f8bc283SHeiko Schocher 	       &smc->cs[3].mode);
730f8bc283SHeiko Schocher 
740f8bc283SHeiko Schocher 	/* Configure RDY/BSY */
750f8bc283SHeiko Schocher 	at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
760f8bc283SHeiko Schocher 
770f8bc283SHeiko Schocher 	/* Enable NandFlash */
780f8bc283SHeiko Schocher 	at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
790f8bc283SHeiko Schocher }
80237e3793SHeiko Schocher 
81237e3793SHeiko Schocher #if defined(CONFIG_SPL_BUILD)
82237e3793SHeiko Schocher #include <spl.h>
83237e3793SHeiko Schocher #include <nand.h>
84a1655bb2SHeiko Schocher #include <spi_flash.h>
85237e3793SHeiko Schocher 
matrix_init(void)86237e3793SHeiko Schocher void matrix_init(void)
87237e3793SHeiko Schocher {
88237e3793SHeiko Schocher 	struct at91_matrix *mat = (struct at91_matrix *)ATMEL_BASE_MATRIX;
89237e3793SHeiko Schocher 
90237e3793SHeiko Schocher 	writel((readl(&mat->scfg[3]) & (~AT91_MATRIX_SLOT_CYCLE))
91237e3793SHeiko Schocher 			| AT91_MATRIX_SLOT_CYCLE_(0x40),
92237e3793SHeiko Schocher 			&mat->scfg[3]);
93237e3793SHeiko Schocher }
94237e3793SHeiko Schocher 
9540540823SHeiko Schocher #if defined(CONFIG_BOARD_AXM)
at91_is_recovery(void)9640540823SHeiko Schocher static int at91_is_recovery(void)
9740540823SHeiko Schocher {
9840540823SHeiko Schocher 	if ((at91_get_gpio_value(AT91_PIN_PA26) == 0) &&
9940540823SHeiko Schocher 	    (at91_get_gpio_value(AT91_PIN_PA27) == 0))
10040540823SHeiko Schocher 		return 1;
10140540823SHeiko Schocher 
10240540823SHeiko Schocher 	return 0;
10340540823SHeiko Schocher }
10440540823SHeiko Schocher #elif defined(CONFIG_BOARD_TAURUS)
at91_is_recovery(void)10540540823SHeiko Schocher static int at91_is_recovery(void)
10640540823SHeiko Schocher {
10740540823SHeiko Schocher 	if (at91_get_gpio_value(AT91_PIN_PA31) == 0)
10840540823SHeiko Schocher 		return 1;
10940540823SHeiko Schocher 
11040540823SHeiko Schocher 	return 0;
11140540823SHeiko Schocher }
11240540823SHeiko Schocher #endif
11340540823SHeiko Schocher 
spl_board_init(void)1140ed366ffSHeiko Schocher void spl_board_init(void)
115237e3793SHeiko Schocher {
116237e3793SHeiko Schocher 	taurus_nand_hw_init();
117a1655bb2SHeiko Schocher 	at91_spi0_hw_init(TAURUS_SPI_MASK);
118237e3793SHeiko Schocher 
11940540823SHeiko Schocher #if defined(CONFIG_BOARD_AXM)
12040540823SHeiko Schocher 	/* Configure LED PINs */
12140540823SHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PA6, 0);
12240540823SHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PA8, 0);
12340540823SHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PA9, 0);
12440540823SHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PA10, 0);
12540540823SHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PA11, 0);
12640540823SHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PA12, 0);
127237e3793SHeiko Schocher 
12840540823SHeiko Schocher 	/* Configure recovery button PINs */
12940540823SHeiko Schocher 	at91_set_gpio_input(AT91_PIN_PA26, 1);
13040540823SHeiko Schocher 	at91_set_gpio_input(AT91_PIN_PA27, 1);
13140540823SHeiko Schocher #elif defined(CONFIG_BOARD_TAURUS)
13240540823SHeiko Schocher 	at91_set_gpio_input(AT91_PIN_PA31, 1);
13340540823SHeiko Schocher #endif
13440540823SHeiko Schocher 
13540540823SHeiko Schocher 	/* check for recovery mode */
13640540823SHeiko Schocher 	if (at91_is_recovery() == 1) {
137a1655bb2SHeiko Schocher 		struct spi_flash *flash;
138237e3793SHeiko Schocher 
1390ed366ffSHeiko Schocher 		puts("Recovery button pressed\n");
140237e3793SHeiko Schocher 		nand_init();
141237e3793SHeiko Schocher 		spl_nand_erase_one(0, 0);
142a1655bb2SHeiko Schocher 		flash = spi_flash_probe(CONFIG_SF_DEFAULT_BUS,
143a1655bb2SHeiko Schocher 					0,
144a1655bb2SHeiko Schocher 					CONFIG_SF_DEFAULT_SPEED,
1450ed366ffSHeiko Schocher 					CONFIG_SF_DEFAULT_MODE);
146a1655bb2SHeiko Schocher 		if (!flash) {
147a1655bb2SHeiko Schocher 			puts("no flash\n");
148a1655bb2SHeiko Schocher 		} else {
149a1655bb2SHeiko Schocher 			puts("erase spi flash sector 0\n");
150a1655bb2SHeiko Schocher 			spi_flash_erase(flash, 0,
151a1655bb2SHeiko Schocher 					CONFIG_SYS_NAND_U_BOOT_SIZE);
152237e3793SHeiko Schocher 		}
153237e3793SHeiko Schocher 	}
154237e3793SHeiko Schocher }
155237e3793SHeiko Schocher 
15640540823SHeiko Schocher #define SDRAM_BASE_CONF	(AT91_SDRAMC_NR_13 | AT91_SDRAMC_CAS_3 \
15740540823SHeiko Schocher 			 |AT91_SDRAMC_NB_4 | AT91_SDRAMC_DBW_32 \
15840540823SHeiko Schocher 			 | AT91_SDRAMC_TWR_VAL(3) | AT91_SDRAMC_TRC_VAL(9) \
15940540823SHeiko Schocher 			 | AT91_SDRAMC_TRP_VAL(3) | AT91_SDRAMC_TRCD_VAL(3) \
16040540823SHeiko Schocher 			 | AT91_SDRAMC_TRAS_VAL(6) | AT91_SDRAMC_TXSR_VAL(10))
16140540823SHeiko Schocher 
sdramc_configure(unsigned int mask)16240540823SHeiko Schocher void sdramc_configure(unsigned int mask)
163237e3793SHeiko Schocher {
164237e3793SHeiko Schocher 	struct at91_matrix *ma = (struct at91_matrix *)ATMEL_BASE_MATRIX;
165237e3793SHeiko Schocher 	struct sdramc_reg setting;
166237e3793SHeiko Schocher 
167237e3793SHeiko Schocher 	at91_sdram_hw_init();
16840540823SHeiko Schocher 	setting.cr = SDRAM_BASE_CONF | mask;
169237e3793SHeiko Schocher 	setting.mdr = AT91_SDRAMC_MD_SDRAM;
170237e3793SHeiko Schocher 	setting.tr = (CONFIG_SYS_MASTER_CLOCK * 7) / 1000000;
171237e3793SHeiko Schocher 
172237e3793SHeiko Schocher 	writel(readl(&ma->ebicsa) | AT91_MATRIX_CS1A_SDRAMC |
173237e3793SHeiko Schocher 		AT91_MATRIX_VDDIOMSEL_3_3V | AT91_MATRIX_EBI_IOSR_SEL,
174237e3793SHeiko Schocher 		&ma->ebicsa);
17540540823SHeiko Schocher 
176237e3793SHeiko Schocher 	sdramc_initialize(ATMEL_BASE_CS1, &setting);
177237e3793SHeiko Schocher }
17840540823SHeiko Schocher 
mem_init(void)17940540823SHeiko Schocher void mem_init(void)
18040540823SHeiko Schocher {
18140540823SHeiko Schocher 	unsigned int ram_size = 0;
18240540823SHeiko Schocher 
18340540823SHeiko Schocher 	/* Configure SDRAM for 128MB */
18440540823SHeiko Schocher 	sdramc_configure(AT91_SDRAMC_NC_10);
18540540823SHeiko Schocher 
18640540823SHeiko Schocher 	/* Do memtest for 128MB */
18740540823SHeiko Schocher 	ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
18840540823SHeiko Schocher 				CONFIG_SYS_SDRAM_SIZE);
18940540823SHeiko Schocher 
19040540823SHeiko Schocher 	/*
19140540823SHeiko Schocher 	 * If 32MB or 16MB should be supported check also for
19240540823SHeiko Schocher 	 * expected mirroring at A16 and A17
19340540823SHeiko Schocher 	 * To find mirror addresses depends how the collumns are connected
19440540823SHeiko Schocher 	 * at RAM (internaly or externaly)
19540540823SHeiko Schocher 	 * If the collumns are not in inverted order the mirror size effect
19640540823SHeiko Schocher 	 * behaves like normal SRAM with A0,A1,A2,etc. connected incremantal
19740540823SHeiko Schocher 	 */
19840540823SHeiko Schocher 
19940540823SHeiko Schocher 	/* Mirrors at A15 on ATMEL G20 SDRAM Controller with 64MB*/
20040540823SHeiko Schocher 	if (ram_size == 0x800) {
20140540823SHeiko Schocher 		printf("\n\r 64MB");
20240540823SHeiko Schocher 		sdramc_configure(AT91_SDRAMC_NC_9);
20340540823SHeiko Schocher 	} else {
20440540823SHeiko Schocher 		/* Size already initialized */
20540540823SHeiko Schocher 		printf("\n\r 128MB");
20640540823SHeiko Schocher 	}
20740540823SHeiko Schocher }
2080f8bc283SHeiko Schocher #endif
2090f8bc283SHeiko Schocher 
2100f8bc283SHeiko Schocher #ifdef CONFIG_MACB
siemens_phy_reset(void)21140540823SHeiko Schocher static void siemens_phy_reset(void)
21240540823SHeiko Schocher {
21340540823SHeiko Schocher 	/*
21440540823SHeiko Schocher 	 * we need to reset PHY for 200us
21540540823SHeiko Schocher 	 * because of bug in ATMEL G20 CPU (undefined initial state of GPIO)
21640540823SHeiko Schocher 	 */
21740540823SHeiko Schocher 	if ((readl(AT91_ASM_RSTC_SR) & AT91_RSTC_RSTTYP) ==
21840540823SHeiko Schocher 	    AT91_RSTC_RSTTYP_GENERAL)
21940540823SHeiko Schocher 		at91_set_gpio_value(AT91_PIN_PA25, 0); /* reset eth switch */
22040540823SHeiko Schocher }
22140540823SHeiko Schocher 
taurus_macb_hw_init(void)2220f8bc283SHeiko Schocher static void taurus_macb_hw_init(void)
2230f8bc283SHeiko Schocher {
2240f8bc283SHeiko Schocher 	/* Enable EMAC clock */
225237e3793SHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_EMAC0);
2260f8bc283SHeiko Schocher 
2270f8bc283SHeiko Schocher 	/*
2280f8bc283SHeiko Schocher 	 * Disable pull-up on:
2290f8bc283SHeiko Schocher 	 *	RXDV (PA17) => PHY normal mode (not Test mode)
2300f8bc283SHeiko Schocher 	 *	ERX0 (PA14) => PHY ADDR0
2310f8bc283SHeiko Schocher 	 *	ERX1 (PA15) => PHY ADDR1
2320f8bc283SHeiko Schocher 	 *	ERX2 (PA25) => PHY ADDR2
2330f8bc283SHeiko Schocher 	 *	ERX3 (PA26) => PHY ADDR3
2340f8bc283SHeiko Schocher 	 *	ECRS (PA28) => PHY ADDR4  => PHYADDR = 0x0
2350f8bc283SHeiko Schocher 	 *
2360f8bc283SHeiko Schocher 	 * PHY has internal pull-down
2370f8bc283SHeiko Schocher 	 */
2380f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 14, 0);
2390f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 15, 0);
2400f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 17, 0);
2410f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 25, 0);
2420f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 26, 0);
2430f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 28, 0);
2440f8bc283SHeiko Schocher 
24540540823SHeiko Schocher 	siemens_phy_reset();
24640540823SHeiko Schocher 
2470f8bc283SHeiko Schocher 	at91_phy_reset();
2480f8bc283SHeiko Schocher 
2490f8bc283SHeiko Schocher 	at91_set_gpio_input(AT91_PIN_PA25, 1);   /* ERST tri-state */
2500f8bc283SHeiko Schocher 
2510f8bc283SHeiko Schocher 	/* Re-enable pull-up */
2520f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 14, 1);
2530f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 15, 1);
2540f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 17, 1);
2550f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 25, 1);
2560f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 26, 1);
2570f8bc283SHeiko Schocher 	at91_set_pio_pullup(AT91_PIO_PORTA, 28, 1);
2580f8bc283SHeiko Schocher 
2590f8bc283SHeiko Schocher 	/* Initialize EMAC=MACB hardware */
2600f8bc283SHeiko Schocher 	at91_macb_hw_init();
2610f8bc283SHeiko Schocher }
2620f8bc283SHeiko Schocher #endif
2630f8bc283SHeiko Schocher 
2640f8bc283SHeiko Schocher #ifdef CONFIG_GENERIC_ATMEL_MCI
board_mmc_init(bd_t * bd)2650f8bc283SHeiko Schocher int board_mmc_init(bd_t *bd)
2660f8bc283SHeiko Schocher {
2670f8bc283SHeiko Schocher 	at91_mci_hw_init();
2680f8bc283SHeiko Schocher 
2690f8bc283SHeiko Schocher 	return atmel_mci_init((void *)ATMEL_BASE_MCI);
2700f8bc283SHeiko Schocher }
2710f8bc283SHeiko Schocher #endif
2720f8bc283SHeiko Schocher 
board_early_init_f(void)2730f8bc283SHeiko Schocher int board_early_init_f(void)
2740f8bc283SHeiko Schocher {
2750f8bc283SHeiko Schocher 	/* Enable clocks for all PIOs */
276237e3793SHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_PIOA);
277237e3793SHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_PIOB);
278237e3793SHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_PIOC);
279237e3793SHeiko Schocher 
280237e3793SHeiko Schocher 	at91_seriald_hw_init();
2818e6e8221SHeiko Schocher 	taurus_request_gpio();
2820f8bc283SHeiko Schocher 
2830f8bc283SHeiko Schocher 	return 0;
2840f8bc283SHeiko Schocher }
2850f8bc283SHeiko Schocher 
spi_cs_is_valid(unsigned int bus,unsigned int cs)28650921cdcSHeiko Schocher int spi_cs_is_valid(unsigned int bus, unsigned int cs)
28750921cdcSHeiko Schocher {
28850921cdcSHeiko Schocher 	return bus == 0 && cs == 0;
28950921cdcSHeiko Schocher }
29050921cdcSHeiko Schocher 
spi_cs_activate(struct spi_slave * slave)29150921cdcSHeiko Schocher void spi_cs_activate(struct spi_slave *slave)
29250921cdcSHeiko Schocher {
29350921cdcSHeiko Schocher 	at91_set_gpio_value(TAURUS_SPI_CS_PIN, 0);
29450921cdcSHeiko Schocher }
29550921cdcSHeiko Schocher 
spi_cs_deactivate(struct spi_slave * slave)29650921cdcSHeiko Schocher void spi_cs_deactivate(struct spi_slave *slave)
29750921cdcSHeiko Schocher {
29850921cdcSHeiko Schocher 	at91_set_gpio_value(TAURUS_SPI_CS_PIN, 1);
29950921cdcSHeiko Schocher }
30050921cdcSHeiko Schocher 
301e8b81eefSHeiko Schocher #ifdef CONFIG_USB_GADGET_AT91
302e8b81eefSHeiko Schocher #include <linux/usb/at91_udc.h>
303e8b81eefSHeiko Schocher 
at91_udp_hw_init(void)304e8b81eefSHeiko Schocher void at91_udp_hw_init(void)
305e8b81eefSHeiko Schocher {
306e8b81eefSHeiko Schocher 	/* Enable PLLB */
30730f65c85SWenyou Yang 	at91_pllb_clk_enable(get_pllb_init());
308e8b81eefSHeiko Schocher 
309e8b81eefSHeiko Schocher 	/* Enable UDPCK clock, MCK is enabled in at91_clock_init() */
310e8b81eefSHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_UDP);
311e8b81eefSHeiko Schocher 
31270341e2eSWenyou Yang 	at91_system_clk_enable(AT91SAM926x_PMC_UDP);
313e8b81eefSHeiko Schocher }
314e8b81eefSHeiko Schocher 
315e8b81eefSHeiko Schocher struct at91_udc_data board_udc_data  = {
316e8b81eefSHeiko Schocher 	.baseaddr = ATMEL_BASE_UDP0,
317e8b81eefSHeiko Schocher };
318e8b81eefSHeiko Schocher #endif
319e8b81eefSHeiko Schocher 
board_init(void)3200f8bc283SHeiko Schocher int board_init(void)
3210f8bc283SHeiko Schocher {
3220f8bc283SHeiko Schocher 	/* adress of boot parameters */
3230f8bc283SHeiko Schocher 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
3240f8bc283SHeiko Schocher 
3258e6e8221SHeiko Schocher 	taurus_request_gpio();
3260f8bc283SHeiko Schocher #ifdef CONFIG_CMD_NAND
3270f8bc283SHeiko Schocher 	taurus_nand_hw_init();
3280f8bc283SHeiko Schocher #endif
3290f8bc283SHeiko Schocher #ifdef CONFIG_MACB
3300f8bc283SHeiko Schocher 	taurus_macb_hw_init();
3310f8bc283SHeiko Schocher #endif
33250921cdcSHeiko Schocher 	at91_spi0_hw_init(TAURUS_SPI_MASK);
333e8b81eefSHeiko Schocher #ifdef CONFIG_USB_GADGET_AT91
334e8b81eefSHeiko Schocher 	at91_udp_hw_init();
335e8b81eefSHeiko Schocher 	at91_udc_probe(&board_udc_data);
336e8b81eefSHeiko Schocher #endif
3370f8bc283SHeiko Schocher 
3380f8bc283SHeiko Schocher 	return 0;
3390f8bc283SHeiko Schocher }
3400f8bc283SHeiko Schocher 
dram_init(void)3410f8bc283SHeiko Schocher int dram_init(void)
3420f8bc283SHeiko Schocher {
3430f8bc283SHeiko Schocher 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
3440f8bc283SHeiko Schocher 				    CONFIG_SYS_SDRAM_SIZE);
3450f8bc283SHeiko Schocher 	return 0;
3460f8bc283SHeiko Schocher }
3470f8bc283SHeiko Schocher 
3488e6e8221SHeiko Schocher #ifndef CONFIG_DM_ETH
board_eth_init(bd_t * bis)3490f8bc283SHeiko Schocher int board_eth_init(bd_t *bis)
3500f8bc283SHeiko Schocher {
3510f8bc283SHeiko Schocher 	int rc = 0;
3520f8bc283SHeiko Schocher #ifdef CONFIG_MACB
3530f8bc283SHeiko Schocher 	rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC0, 0x00);
3540f8bc283SHeiko Schocher #endif
3550f8bc283SHeiko Schocher 	return rc;
3560f8bc283SHeiko Schocher }
3578e6e8221SHeiko Schocher #endif
35840540823SHeiko Schocher 
35940540823SHeiko Schocher #if !defined(CONFIG_SPL_BUILD)
36040540823SHeiko Schocher #if defined(CONFIG_BOARD_AXM)
36140540823SHeiko Schocher /*
36240540823SHeiko Schocher  * Booting the Fallback Image.
36340540823SHeiko Schocher  *
36440540823SHeiko Schocher  *  The function is used to provide and
36540540823SHeiko Schocher  *  boot the image with the fallback
36640540823SHeiko Schocher  *  parameters, incase if the faulty image
36740540823SHeiko Schocher  *  in upgraded over the base firmware.
36840540823SHeiko Schocher  *
36940540823SHeiko Schocher  */
upgrade_failure_fallback(void)37040540823SHeiko Schocher static int upgrade_failure_fallback(void)
37140540823SHeiko Schocher {
37240540823SHeiko Schocher 	char *partitionset_active = NULL;
37340540823SHeiko Schocher 	char *rootfs = NULL;
37440540823SHeiko Schocher 	char *rootfs_fallback = NULL;
37540540823SHeiko Schocher 	char *kern_off;
37640540823SHeiko Schocher 	char *kern_off_fb;
37740540823SHeiko Schocher 	char *kern_size;
37840540823SHeiko Schocher 	char *kern_size_fb;
37940540823SHeiko Schocher 
38000caae6dSSimon Glass 	partitionset_active = env_get("partitionset_active");
38140540823SHeiko Schocher 	if (partitionset_active) {
38240540823SHeiko Schocher 		if (partitionset_active[0] == 'A')
383382bee57SSimon Glass 			env_set("partitionset_active", "B");
38440540823SHeiko Schocher 		else
385382bee57SSimon Glass 			env_set("partitionset_active", "A");
38640540823SHeiko Schocher 	} else {
38740540823SHeiko Schocher 		printf("partitionset_active missing.\n");
38840540823SHeiko Schocher 		return -ENOENT;
38940540823SHeiko Schocher 	}
39040540823SHeiko Schocher 
39100caae6dSSimon Glass 	rootfs = env_get("rootfs");
39200caae6dSSimon Glass 	rootfs_fallback = env_get("rootfs_fallback");
393382bee57SSimon Glass 	env_set("rootfs", rootfs_fallback);
394382bee57SSimon Glass 	env_set("rootfs_fallback", rootfs);
39540540823SHeiko Schocher 
39600caae6dSSimon Glass 	kern_size = env_get("kernel_size");
39700caae6dSSimon Glass 	kern_size_fb = env_get("kernel_size_fallback");
398382bee57SSimon Glass 	env_set("kernel_size", kern_size_fb);
399382bee57SSimon Glass 	env_set("kernel_size_fallback", kern_size);
40040540823SHeiko Schocher 
40100caae6dSSimon Glass 	kern_off = env_get("kernel_Off");
40200caae6dSSimon Glass 	kern_off_fb = env_get("kernel_Off_fallback");
403382bee57SSimon Glass 	env_set("kernel_Off", kern_off_fb);
404382bee57SSimon Glass 	env_set("kernel_Off_fallback", kern_off);
40540540823SHeiko Schocher 
406382bee57SSimon Glass 	env_set("bootargs", '\0');
407382bee57SSimon Glass 	env_set("upgrade_available", '\0');
408382bee57SSimon Glass 	env_set("boot_retries", '\0');
40901510091SSimon Glass 	env_save();
41040540823SHeiko Schocher 
41140540823SHeiko Schocher 	return 0;
41240540823SHeiko Schocher }
41340540823SHeiko Schocher 
do_upgrade_available(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])41440540823SHeiko Schocher static int do_upgrade_available(cmd_tbl_t *cmdtp, int flag, int argc,
41540540823SHeiko Schocher 			char * const argv[])
41640540823SHeiko Schocher {
41740540823SHeiko Schocher 	unsigned long upgrade_available = 0;
41840540823SHeiko Schocher 	unsigned long boot_retry = 0;
41940540823SHeiko Schocher 	char boot_buf[10];
42040540823SHeiko Schocher 
42100caae6dSSimon Glass 	upgrade_available = simple_strtoul(env_get("upgrade_available"), NULL,
42240540823SHeiko Schocher 					   10);
42340540823SHeiko Schocher 	if (upgrade_available) {
42400caae6dSSimon Glass 		boot_retry = simple_strtoul(env_get("boot_retries"), NULL, 10);
42540540823SHeiko Schocher 		boot_retry++;
42640540823SHeiko Schocher 		sprintf(boot_buf, "%lx", boot_retry);
427382bee57SSimon Glass 		env_set("boot_retries", boot_buf);
42801510091SSimon Glass 		env_save();
42940540823SHeiko Schocher 
43040540823SHeiko Schocher 		/*
43140540823SHeiko Schocher 		 * Here the boot_retries count is checked, and if the
43240540823SHeiko Schocher 		 * count becomes greater than 2 switch back to the
43340540823SHeiko Schocher 		 * fallback, and reset the board.
43440540823SHeiko Schocher 		 */
43540540823SHeiko Schocher 
43640540823SHeiko Schocher 		if (boot_retry > 2) {
43740540823SHeiko Schocher 			if (upgrade_failure_fallback() == 0)
43840540823SHeiko Schocher 				do_reset(NULL, 0, 0, NULL);
43940540823SHeiko Schocher 			return -1;
44040540823SHeiko Schocher 		}
44140540823SHeiko Schocher 	}
44240540823SHeiko Schocher 	return 0;
44340540823SHeiko Schocher }
44440540823SHeiko Schocher 
44540540823SHeiko Schocher U_BOOT_CMD(
44640540823SHeiko Schocher 	upgrade_available,	1,	1,	do_upgrade_available,
44740540823SHeiko Schocher 	"check Siemens update",
44840540823SHeiko Schocher 	"no parameters"
44940540823SHeiko Schocher );
45040540823SHeiko Schocher #endif
45140540823SHeiko Schocher #endif
452