xref: /rk3399_rockchip-uboot/board/siemens/smartweb/smartweb.c (revision e8b81eef4499c32b11d5f120171f39f67db0db59)
13b5df50eSHeiko Schocher /*
23b5df50eSHeiko Schocher  * (C) Copyright 2007-2008
33b5df50eSHeiko Schocher  * Stelian Pop <stelian@popies.net>
43b5df50eSHeiko Schocher  * Lead Tech Design <www.leadtechdesign.com>
53b5df50eSHeiko Schocher  *
63b5df50eSHeiko Schocher  * Achim Ehrlich <aehrlich@taskit.de>
73b5df50eSHeiko Schocher  * taskit GmbH <www.taskit.de>
83b5df50eSHeiko Schocher  *
93b5df50eSHeiko Schocher  * (C) Copyright 2012-
103b5df50eSHeiko Schocher  * Markus Hubig <mhubig@imko.de>
113b5df50eSHeiko Schocher  * IMKO GmbH <www.imko.de>
123b5df50eSHeiko Schocher  * (C) Copyright 2014
133b5df50eSHeiko Schocher  * Heiko Schocher <hs@denx.de>
143b5df50eSHeiko Schocher  * DENX Software Engineering GmbH
153b5df50eSHeiko Schocher  *
163b5df50eSHeiko Schocher  * SPDX-License-Identifier:	GPL-2.0+
173b5df50eSHeiko Schocher  */
183b5df50eSHeiko Schocher 
193b5df50eSHeiko Schocher #include <common.h>
203b5df50eSHeiko Schocher #include <asm/io.h>
213b5df50eSHeiko Schocher #include <asm/arch/at91sam9_sdramc.h>
223b5df50eSHeiko Schocher #include <asm/arch/at91sam9260_matrix.h>
233b5df50eSHeiko Schocher #include <asm/arch/at91sam9_smc.h>
243b5df50eSHeiko Schocher #include <asm/arch/at91_common.h>
253b5df50eSHeiko Schocher #include <asm/arch/at91_pmc.h>
263b5df50eSHeiko Schocher #include <asm/arch/at91_spi.h>
273b5df50eSHeiko Schocher #include <spi.h>
28*e8b81eefSHeiko Schocher #include <asm/arch/clk.h>
293b5df50eSHeiko Schocher #include <asm/arch/gpio.h>
303b5df50eSHeiko Schocher #include <watchdog.h>
313b5df50eSHeiko Schocher #ifdef CONFIG_MACB
323b5df50eSHeiko Schocher # include <net.h>
333b5df50eSHeiko Schocher # include <netdev.h>
343b5df50eSHeiko Schocher #endif
353b5df50eSHeiko Schocher 
363b5df50eSHeiko Schocher DECLARE_GLOBAL_DATA_PTR;
373b5df50eSHeiko Schocher 
383b5df50eSHeiko Schocher static void smartweb_nand_hw_init(void)
393b5df50eSHeiko Schocher {
403b5df50eSHeiko Schocher 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
413b5df50eSHeiko Schocher 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
423b5df50eSHeiko Schocher 	unsigned long csa;
433b5df50eSHeiko Schocher 
443b5df50eSHeiko Schocher 	/* Assign CS3 to NAND/SmartMedia Interface */
453b5df50eSHeiko Schocher 	csa = readl(&matrix->ebicsa);
463b5df50eSHeiko Schocher 	csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
473b5df50eSHeiko Schocher 	writel(csa, &matrix->ebicsa);
483b5df50eSHeiko Schocher 
493b5df50eSHeiko Schocher 	/* Configure SMC CS3 for NAND/SmartMedia */
503b5df50eSHeiko Schocher 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
513b5df50eSHeiko Schocher 		AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
523b5df50eSHeiko Schocher 		&smc->cs[3].setup);
533b5df50eSHeiko Schocher 	writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
543b5df50eSHeiko Schocher 		AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
553b5df50eSHeiko Schocher 		&smc->cs[3].pulse);
563b5df50eSHeiko Schocher 	writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
573b5df50eSHeiko Schocher 	       &smc->cs[3].cycle);
583b5df50eSHeiko Schocher 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
593b5df50eSHeiko Schocher 		AT91_SMC_MODE_TDF_CYCLE(2),
603b5df50eSHeiko Schocher 		&smc->cs[3].mode);
613b5df50eSHeiko Schocher 
623b5df50eSHeiko Schocher 	/* Configure RDY/BSY */
633b5df50eSHeiko Schocher 	at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
643b5df50eSHeiko Schocher 
653b5df50eSHeiko Schocher 	/* Enable NandFlash */
663b5df50eSHeiko Schocher 	at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
673b5df50eSHeiko Schocher }
683b5df50eSHeiko Schocher 
693b5df50eSHeiko Schocher #ifdef CONFIG_MACB
703b5df50eSHeiko Schocher static void smartweb_macb_hw_init(void)
713b5df50eSHeiko Schocher {
723b5df50eSHeiko Schocher 	struct at91_port *pioa = (struct at91_port *)ATMEL_BASE_PIOA;
733b5df50eSHeiko Schocher 
743b5df50eSHeiko Schocher 	/* Enable the PHY Chip via PA26 on the Stamp 2 Adaptor */
753b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PA26, 0);
763b5df50eSHeiko Schocher 
773b5df50eSHeiko Schocher 	/*
783b5df50eSHeiko Schocher 	 * Disable pull-up on:
793b5df50eSHeiko Schocher 	 *	RXDV (PA17) => PHY normal mode (not Test mode)
803b5df50eSHeiko Schocher 	 *	ERX0 (PA14) => PHY ADDR0
813b5df50eSHeiko Schocher 	 *	ERX1 (PA15) => PHY ADDR1
823b5df50eSHeiko Schocher 	 *	ERX2 (PA25) => PHY ADDR2
833b5df50eSHeiko Schocher 	 *	ERX3 (PA26) => PHY ADDR3
843b5df50eSHeiko Schocher 	 *	ECRS (PA28) => PHY ADDR4  => PHYADDR = 0x0
853b5df50eSHeiko Schocher 	 *
863b5df50eSHeiko Schocher 	 * PHY has internal pull-down
873b5df50eSHeiko Schocher 	 */
883b5df50eSHeiko Schocher 	writel(pin_to_mask(AT91_PIN_PA14) |
893b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA15) |
903b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA17) |
913b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA25) |
923b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA26) |
933b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA28),
943b5df50eSHeiko Schocher 		&pioa->pudr);
953b5df50eSHeiko Schocher 
963b5df50eSHeiko Schocher 	at91_phy_reset();
973b5df50eSHeiko Schocher 
983b5df50eSHeiko Schocher 	/* Re-enable pull-up */
993b5df50eSHeiko Schocher 	writel(pin_to_mask(AT91_PIN_PA14) |
1003b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA15) |
1013b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA17) |
1023b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA25) |
1033b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA26) |
1043b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA28),
1053b5df50eSHeiko Schocher 		&pioa->puer);
1063b5df50eSHeiko Schocher 
1073b5df50eSHeiko Schocher 	/* Initialize EMAC=MACB hardware */
1083b5df50eSHeiko Schocher 	at91_macb_hw_init();
1093b5df50eSHeiko Schocher }
1103b5df50eSHeiko Schocher #endif /* CONFIG_MACB */
1113b5df50eSHeiko Schocher 
112*e8b81eefSHeiko Schocher #ifdef CONFIG_USB_GADGET_AT91
113*e8b81eefSHeiko Schocher #include <linux/usb/at91_udc.h>
114*e8b81eefSHeiko Schocher 
115*e8b81eefSHeiko Schocher void at91_udp_hw_init(void)
116*e8b81eefSHeiko Schocher {
117*e8b81eefSHeiko Schocher 	at91_pmc_t *pmc = (at91_pmc_t *)ATMEL_BASE_PMC;
118*e8b81eefSHeiko Schocher 
119*e8b81eefSHeiko Schocher 	/* Enable PLLB */
120*e8b81eefSHeiko Schocher 	writel(get_pllb_init(), &pmc->pllbr);
121*e8b81eefSHeiko Schocher 	while ((readl(&pmc->sr) & AT91_PMC_LOCKB) != AT91_PMC_LOCKB)
122*e8b81eefSHeiko Schocher 		;
123*e8b81eefSHeiko Schocher 
124*e8b81eefSHeiko Schocher 	/* Enable UDPCK clock, MCK is enabled in at91_clock_init() */
125*e8b81eefSHeiko Schocher 	at91_periph_clk_enable(ATMEL_ID_UDP);
126*e8b81eefSHeiko Schocher 
127*e8b81eefSHeiko Schocher 	writel(AT91SAM926x_PMC_UDP, &pmc->scer);
128*e8b81eefSHeiko Schocher }
129*e8b81eefSHeiko Schocher 
130*e8b81eefSHeiko Schocher struct at91_udc_data board_udc_data  = {
131*e8b81eefSHeiko Schocher 	.baseaddr = ATMEL_BASE_UDP0,
132*e8b81eefSHeiko Schocher };
133*e8b81eefSHeiko Schocher #endif
134*e8b81eefSHeiko Schocher 
1353b5df50eSHeiko Schocher int board_early_init_f(void)
1363b5df50eSHeiko Schocher {
1373b5df50eSHeiko Schocher 	/* enable this here, as we have SPL without serial support */
1383b5df50eSHeiko Schocher 	at91_seriald_hw_init();
1393b5df50eSHeiko Schocher 	return 0;
1403b5df50eSHeiko Schocher }
1413b5df50eSHeiko Schocher 
1423b5df50eSHeiko Schocher int board_init(void)
1433b5df50eSHeiko Schocher {
1443b5df50eSHeiko Schocher 	/* Adress of boot parameters */
1453b5df50eSHeiko Schocher 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
1463b5df50eSHeiko Schocher 
1473b5df50eSHeiko Schocher 	smartweb_nand_hw_init();
1483b5df50eSHeiko Schocher #ifdef CONFIG_MACB
1493b5df50eSHeiko Schocher 	smartweb_macb_hw_init();
1503b5df50eSHeiko Schocher #endif
1513b5df50eSHeiko Schocher 	/* power LED red */
1523b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC6, 0);
1533b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC7, 1);
1543b5df50eSHeiko Schocher 	/* alarm LED off */
1553b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC8, 0);
1563b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC9, 0);
1573b5df50eSHeiko Schocher 	/* prog LED red */
1583b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC10, 0);
1593b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC11, 1);
1603b5df50eSHeiko Schocher 
161*e8b81eefSHeiko Schocher #ifdef CONFIG_USB_GADGET_AT91
162*e8b81eefSHeiko Schocher 	at91_udp_hw_init();
163*e8b81eefSHeiko Schocher 	at91_udc_probe(&board_udc_data);
164*e8b81eefSHeiko Schocher #endif
165*e8b81eefSHeiko Schocher 
1663b5df50eSHeiko Schocher 	return 0;
1673b5df50eSHeiko Schocher }
1683b5df50eSHeiko Schocher 
1693b5df50eSHeiko Schocher int dram_init(void)
1703b5df50eSHeiko Schocher {
1713b5df50eSHeiko Schocher 	gd->ram_size = get_ram_size(
1723b5df50eSHeiko Schocher 		(void *)CONFIG_SYS_SDRAM_BASE,
1733b5df50eSHeiko Schocher 		CONFIG_SYS_SDRAM_SIZE);
1743b5df50eSHeiko Schocher 	return 0;
1753b5df50eSHeiko Schocher }
1763b5df50eSHeiko Schocher 
1773b5df50eSHeiko Schocher #ifdef CONFIG_MACB
1783b5df50eSHeiko Schocher int board_eth_init(bd_t *bis)
1793b5df50eSHeiko Schocher {
1803b5df50eSHeiko Schocher 	return macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC0, 0x00);
1813b5df50eSHeiko Schocher }
1823b5df50eSHeiko Schocher #endif /* CONFIG_MACB */
1833b5df50eSHeiko Schocher 
1843b5df50eSHeiko Schocher #if defined(CONFIG_SPL_BUILD)
1853b5df50eSHeiko Schocher #include <spl.h>
1863b5df50eSHeiko Schocher #include <nand.h>
1873b5df50eSHeiko Schocher #include <spi_flash.h>
1883b5df50eSHeiko Schocher 
1893b5df50eSHeiko Schocher void matrix_init(void)
1903b5df50eSHeiko Schocher {
1913b5df50eSHeiko Schocher 	struct at91_matrix *mat = (struct at91_matrix *)ATMEL_BASE_MATRIX;
1923b5df50eSHeiko Schocher 
1933b5df50eSHeiko Schocher 	writel((readl(&mat->scfg[3]) & (~AT91_MATRIX_SLOT_CYCLE))
1943b5df50eSHeiko Schocher 			| AT91_MATRIX_SLOT_CYCLE_(0x40),
1953b5df50eSHeiko Schocher 			&mat->scfg[3]);
1963b5df50eSHeiko Schocher }
1973b5df50eSHeiko Schocher 
1983b5df50eSHeiko Schocher void spl_board_init(void)
1993b5df50eSHeiko Schocher {
2003b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC6, 1);
2013b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC7, 1);
2023b5df50eSHeiko Schocher 	/* alarm LED orange */
2033b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC8, 1);
2043b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC9, 1);
2053b5df50eSHeiko Schocher 	/* prog LED red */
2063b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC10, 0);
2073b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC11, 1);
2083b5df50eSHeiko Schocher 
2093b5df50eSHeiko Schocher 	smartweb_nand_hw_init();
2103b5df50eSHeiko Schocher 	at91_set_gpio_input(AT91_PIN_PA28, 1);
2113b5df50eSHeiko Schocher 	at91_set_gpio_input(AT91_PIN_PA29, 1);
2123b5df50eSHeiko Schocher 
2133b5df50eSHeiko Schocher 	/* check if both  button are pressed */
2143b5df50eSHeiko Schocher 	if (at91_get_gpio_value(AT91_PIN_PA28) == 0 &&
2153b5df50eSHeiko Schocher 	    at91_get_gpio_value(AT91_PIN_PA29) == 0) {
2163b5df50eSHeiko Schocher 		debug("Recovery button pressed\n");
2173b5df50eSHeiko Schocher 		nand_init();
2183b5df50eSHeiko Schocher 		spl_nand_erase_one(0, 0);
2193b5df50eSHeiko Schocher 	}
2203b5df50eSHeiko Schocher }
2213b5df50eSHeiko Schocher 
2223b5df50eSHeiko Schocher #define SDRAM_BASE_CONF	(AT91_SDRAMC_NC_9 | AT91_SDRAMC_NR_13 \
2233b5df50eSHeiko Schocher 			 | AT91_SDRAMC_CAS_2 \
2243b5df50eSHeiko Schocher 			 | AT91_SDRAMC_NB_4 | AT91_SDRAMC_DBW_32 \
2253b5df50eSHeiko Schocher 			 | AT91_SDRAMC_TWR_VAL(2) | AT91_SDRAMC_TRC_VAL(7) \
2263b5df50eSHeiko Schocher 			 | AT91_SDRAMC_TRP_VAL(2) | AT91_SDRAMC_TRCD_VAL(2) \
2273b5df50eSHeiko Schocher 			 | AT91_SDRAMC_TRAS_VAL(5) | AT91_SDRAMC_TXSR_VAL(8))
2283b5df50eSHeiko Schocher 
2293b5df50eSHeiko Schocher void mem_init(void)
2303b5df50eSHeiko Schocher {
2313b5df50eSHeiko Schocher 	struct at91_matrix *ma = (struct at91_matrix *)ATMEL_BASE_MATRIX;
2323b5df50eSHeiko Schocher 	struct at91_port *port = (struct at91_port *)ATMEL_BASE_PIOC;
2333b5df50eSHeiko Schocher 	struct sdramc_reg setting;
2343b5df50eSHeiko Schocher 
2353b5df50eSHeiko Schocher 	setting.cr = SDRAM_BASE_CONF;
2363b5df50eSHeiko Schocher 	setting.mdr = AT91_SDRAMC_MD_SDRAM;
2373b5df50eSHeiko Schocher 	setting.tr = (CONFIG_SYS_MASTER_CLOCK * 7) / 1000000;
2383b5df50eSHeiko Schocher 
2393b5df50eSHeiko Schocher 	/*
2403b5df50eSHeiko Schocher 	 * I write here directly in this register, because this
2413b5df50eSHeiko Schocher 	 * approach is smaller than calling at91_set_a_periph() in a
2423b5df50eSHeiko Schocher 	 * for loop. This saved me 96 bytes.
2433b5df50eSHeiko Schocher 	 */
2443b5df50eSHeiko Schocher 	writel(0xffff0000, &port->pdr);
2453b5df50eSHeiko Schocher 
2463b5df50eSHeiko Schocher 	writel(readl(&ma->ebicsa) | AT91_MATRIX_CS1A_SDRAMC, &ma->ebicsa);
2473b5df50eSHeiko Schocher 	sdramc_initialize(ATMEL_BASE_CS1, &setting);
2483b5df50eSHeiko Schocher }
2493b5df50eSHeiko Schocher #endif
250