xref: /rk3399_rockchip-uboot/board/siemens/smartweb/smartweb.c (revision 3b5df50ec02efbef84cff05d279bd734c020996f)
1*3b5df50eSHeiko Schocher /*
2*3b5df50eSHeiko Schocher  * (C) Copyright 2007-2008
3*3b5df50eSHeiko Schocher  * Stelian Pop <stelian@popies.net>
4*3b5df50eSHeiko Schocher  * Lead Tech Design <www.leadtechdesign.com>
5*3b5df50eSHeiko Schocher  *
6*3b5df50eSHeiko Schocher  * Achim Ehrlich <aehrlich@taskit.de>
7*3b5df50eSHeiko Schocher  * taskit GmbH <www.taskit.de>
8*3b5df50eSHeiko Schocher  *
9*3b5df50eSHeiko Schocher  * (C) Copyright 2012-
10*3b5df50eSHeiko Schocher  * Markus Hubig <mhubig@imko.de>
11*3b5df50eSHeiko Schocher  * IMKO GmbH <www.imko.de>
12*3b5df50eSHeiko Schocher  * (C) Copyright 2014
13*3b5df50eSHeiko Schocher  * Heiko Schocher <hs@denx.de>
14*3b5df50eSHeiko Schocher  * DENX Software Engineering GmbH
15*3b5df50eSHeiko Schocher  *
16*3b5df50eSHeiko Schocher  * SPDX-License-Identifier:	GPL-2.0+
17*3b5df50eSHeiko Schocher  */
18*3b5df50eSHeiko Schocher 
19*3b5df50eSHeiko Schocher #include <common.h>
20*3b5df50eSHeiko Schocher #include <asm/io.h>
21*3b5df50eSHeiko Schocher #include <asm/arch/at91sam9_sdramc.h>
22*3b5df50eSHeiko Schocher #include <asm/arch/at91sam9260_matrix.h>
23*3b5df50eSHeiko Schocher #include <asm/arch/at91sam9_smc.h>
24*3b5df50eSHeiko Schocher #include <asm/arch/at91_common.h>
25*3b5df50eSHeiko Schocher #include <asm/arch/at91_pmc.h>
26*3b5df50eSHeiko Schocher #include <asm/arch/at91_spi.h>
27*3b5df50eSHeiko Schocher #include <spi.h>
28*3b5df50eSHeiko Schocher #include <asm/arch/gpio.h>
29*3b5df50eSHeiko Schocher #include <watchdog.h>
30*3b5df50eSHeiko Schocher #ifdef CONFIG_MACB
31*3b5df50eSHeiko Schocher # include <net.h>
32*3b5df50eSHeiko Schocher # include <netdev.h>
33*3b5df50eSHeiko Schocher #endif
34*3b5df50eSHeiko Schocher 
35*3b5df50eSHeiko Schocher DECLARE_GLOBAL_DATA_PTR;
36*3b5df50eSHeiko Schocher 
37*3b5df50eSHeiko Schocher static void smartweb_nand_hw_init(void)
38*3b5df50eSHeiko Schocher {
39*3b5df50eSHeiko Schocher 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
40*3b5df50eSHeiko Schocher 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
41*3b5df50eSHeiko Schocher 	unsigned long csa;
42*3b5df50eSHeiko Schocher 
43*3b5df50eSHeiko Schocher 	/* Assign CS3 to NAND/SmartMedia Interface */
44*3b5df50eSHeiko Schocher 	csa = readl(&matrix->ebicsa);
45*3b5df50eSHeiko Schocher 	csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
46*3b5df50eSHeiko Schocher 	writel(csa, &matrix->ebicsa);
47*3b5df50eSHeiko Schocher 
48*3b5df50eSHeiko Schocher 	/* Configure SMC CS3 for NAND/SmartMedia */
49*3b5df50eSHeiko Schocher 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
50*3b5df50eSHeiko Schocher 		AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
51*3b5df50eSHeiko Schocher 		&smc->cs[3].setup);
52*3b5df50eSHeiko Schocher 	writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
53*3b5df50eSHeiko Schocher 		AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
54*3b5df50eSHeiko Schocher 		&smc->cs[3].pulse);
55*3b5df50eSHeiko Schocher 	writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
56*3b5df50eSHeiko Schocher 	       &smc->cs[3].cycle);
57*3b5df50eSHeiko Schocher 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
58*3b5df50eSHeiko Schocher 		AT91_SMC_MODE_TDF_CYCLE(2),
59*3b5df50eSHeiko Schocher 		&smc->cs[3].mode);
60*3b5df50eSHeiko Schocher 
61*3b5df50eSHeiko Schocher 	/* Configure RDY/BSY */
62*3b5df50eSHeiko Schocher 	at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
63*3b5df50eSHeiko Schocher 
64*3b5df50eSHeiko Schocher 	/* Enable NandFlash */
65*3b5df50eSHeiko Schocher 	at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
66*3b5df50eSHeiko Schocher }
67*3b5df50eSHeiko Schocher 
68*3b5df50eSHeiko Schocher #ifdef CONFIG_MACB
69*3b5df50eSHeiko Schocher static void smartweb_macb_hw_init(void)
70*3b5df50eSHeiko Schocher {
71*3b5df50eSHeiko Schocher 	struct at91_port *pioa = (struct at91_port *)ATMEL_BASE_PIOA;
72*3b5df50eSHeiko Schocher 
73*3b5df50eSHeiko Schocher 	/* Enable the PHY Chip via PA26 on the Stamp 2 Adaptor */
74*3b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PA26, 0);
75*3b5df50eSHeiko Schocher 
76*3b5df50eSHeiko Schocher 	/*
77*3b5df50eSHeiko Schocher 	 * Disable pull-up on:
78*3b5df50eSHeiko Schocher 	 *	RXDV (PA17) => PHY normal mode (not Test mode)
79*3b5df50eSHeiko Schocher 	 *	ERX0 (PA14) => PHY ADDR0
80*3b5df50eSHeiko Schocher 	 *	ERX1 (PA15) => PHY ADDR1
81*3b5df50eSHeiko Schocher 	 *	ERX2 (PA25) => PHY ADDR2
82*3b5df50eSHeiko Schocher 	 *	ERX3 (PA26) => PHY ADDR3
83*3b5df50eSHeiko Schocher 	 *	ECRS (PA28) => PHY ADDR4  => PHYADDR = 0x0
84*3b5df50eSHeiko Schocher 	 *
85*3b5df50eSHeiko Schocher 	 * PHY has internal pull-down
86*3b5df50eSHeiko Schocher 	 */
87*3b5df50eSHeiko Schocher 	writel(pin_to_mask(AT91_PIN_PA14) |
88*3b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA15) |
89*3b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA17) |
90*3b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA25) |
91*3b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA26) |
92*3b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA28),
93*3b5df50eSHeiko Schocher 		&pioa->pudr);
94*3b5df50eSHeiko Schocher 
95*3b5df50eSHeiko Schocher 	at91_phy_reset();
96*3b5df50eSHeiko Schocher 
97*3b5df50eSHeiko Schocher 	/* Re-enable pull-up */
98*3b5df50eSHeiko Schocher 	writel(pin_to_mask(AT91_PIN_PA14) |
99*3b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA15) |
100*3b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA17) |
101*3b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA25) |
102*3b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA26) |
103*3b5df50eSHeiko Schocher 		pin_to_mask(AT91_PIN_PA28),
104*3b5df50eSHeiko Schocher 		&pioa->puer);
105*3b5df50eSHeiko Schocher 
106*3b5df50eSHeiko Schocher 	/* Initialize EMAC=MACB hardware */
107*3b5df50eSHeiko Schocher 	at91_macb_hw_init();
108*3b5df50eSHeiko Schocher }
109*3b5df50eSHeiko Schocher #endif /* CONFIG_MACB */
110*3b5df50eSHeiko Schocher 
111*3b5df50eSHeiko Schocher int board_early_init_f(void)
112*3b5df50eSHeiko Schocher {
113*3b5df50eSHeiko Schocher 	/* enable this here, as we have SPL without serial support */
114*3b5df50eSHeiko Schocher 	at91_seriald_hw_init();
115*3b5df50eSHeiko Schocher 	return 0;
116*3b5df50eSHeiko Schocher }
117*3b5df50eSHeiko Schocher 
118*3b5df50eSHeiko Schocher int board_init(void)
119*3b5df50eSHeiko Schocher {
120*3b5df50eSHeiko Schocher 	/* Adress of boot parameters */
121*3b5df50eSHeiko Schocher 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
122*3b5df50eSHeiko Schocher 
123*3b5df50eSHeiko Schocher 	smartweb_nand_hw_init();
124*3b5df50eSHeiko Schocher #ifdef CONFIG_MACB
125*3b5df50eSHeiko Schocher 	smartweb_macb_hw_init();
126*3b5df50eSHeiko Schocher #endif
127*3b5df50eSHeiko Schocher 	/* power LED red */
128*3b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC6, 0);
129*3b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC7, 1);
130*3b5df50eSHeiko Schocher 	/* alarm LED off */
131*3b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC8, 0);
132*3b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC9, 0);
133*3b5df50eSHeiko Schocher 	/* prog LED red */
134*3b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC10, 0);
135*3b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC11, 1);
136*3b5df50eSHeiko Schocher 
137*3b5df50eSHeiko Schocher 	return 0;
138*3b5df50eSHeiko Schocher }
139*3b5df50eSHeiko Schocher 
140*3b5df50eSHeiko Schocher int dram_init(void)
141*3b5df50eSHeiko Schocher {
142*3b5df50eSHeiko Schocher 	gd->ram_size = get_ram_size(
143*3b5df50eSHeiko Schocher 		(void *)CONFIG_SYS_SDRAM_BASE,
144*3b5df50eSHeiko Schocher 		CONFIG_SYS_SDRAM_SIZE);
145*3b5df50eSHeiko Schocher 	return 0;
146*3b5df50eSHeiko Schocher }
147*3b5df50eSHeiko Schocher 
148*3b5df50eSHeiko Schocher #ifdef CONFIG_MACB
149*3b5df50eSHeiko Schocher int board_eth_init(bd_t *bis)
150*3b5df50eSHeiko Schocher {
151*3b5df50eSHeiko Schocher 	return macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC0, 0x00);
152*3b5df50eSHeiko Schocher }
153*3b5df50eSHeiko Schocher #endif /* CONFIG_MACB */
154*3b5df50eSHeiko Schocher 
155*3b5df50eSHeiko Schocher #if defined(CONFIG_SPL_BUILD)
156*3b5df50eSHeiko Schocher #include <spl.h>
157*3b5df50eSHeiko Schocher #include <nand.h>
158*3b5df50eSHeiko Schocher #include <spi_flash.h>
159*3b5df50eSHeiko Schocher 
160*3b5df50eSHeiko Schocher void matrix_init(void)
161*3b5df50eSHeiko Schocher {
162*3b5df50eSHeiko Schocher 	struct at91_matrix *mat = (struct at91_matrix *)ATMEL_BASE_MATRIX;
163*3b5df50eSHeiko Schocher 
164*3b5df50eSHeiko Schocher 	writel((readl(&mat->scfg[3]) & (~AT91_MATRIX_SLOT_CYCLE))
165*3b5df50eSHeiko Schocher 			| AT91_MATRIX_SLOT_CYCLE_(0x40),
166*3b5df50eSHeiko Schocher 			&mat->scfg[3]);
167*3b5df50eSHeiko Schocher }
168*3b5df50eSHeiko Schocher 
169*3b5df50eSHeiko Schocher void spl_board_init(void)
170*3b5df50eSHeiko Schocher {
171*3b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC6, 1);
172*3b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC7, 1);
173*3b5df50eSHeiko Schocher 	/* alarm LED orange */
174*3b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC8, 1);
175*3b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC9, 1);
176*3b5df50eSHeiko Schocher 	/* prog LED red */
177*3b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC10, 0);
178*3b5df50eSHeiko Schocher 	at91_set_gpio_output(AT91_PIN_PC11, 1);
179*3b5df50eSHeiko Schocher 
180*3b5df50eSHeiko Schocher 	smartweb_nand_hw_init();
181*3b5df50eSHeiko Schocher 	at91_set_gpio_input(AT91_PIN_PA28, 1);
182*3b5df50eSHeiko Schocher 	at91_set_gpio_input(AT91_PIN_PA29, 1);
183*3b5df50eSHeiko Schocher 
184*3b5df50eSHeiko Schocher 	/* check if both  button are pressed */
185*3b5df50eSHeiko Schocher 	if (at91_get_gpio_value(AT91_PIN_PA28) == 0 &&
186*3b5df50eSHeiko Schocher 	    at91_get_gpio_value(AT91_PIN_PA29) == 0) {
187*3b5df50eSHeiko Schocher 		debug("Recovery button pressed\n");
188*3b5df50eSHeiko Schocher 		nand_init();
189*3b5df50eSHeiko Schocher 		spl_nand_erase_one(0, 0);
190*3b5df50eSHeiko Schocher 	}
191*3b5df50eSHeiko Schocher }
192*3b5df50eSHeiko Schocher 
193*3b5df50eSHeiko Schocher #define SDRAM_BASE_CONF	(AT91_SDRAMC_NC_9 | AT91_SDRAMC_NR_13 \
194*3b5df50eSHeiko Schocher 			 | AT91_SDRAMC_CAS_2 \
195*3b5df50eSHeiko Schocher 			 | AT91_SDRAMC_NB_4 | AT91_SDRAMC_DBW_32 \
196*3b5df50eSHeiko Schocher 			 | AT91_SDRAMC_TWR_VAL(2) | AT91_SDRAMC_TRC_VAL(7) \
197*3b5df50eSHeiko Schocher 			 | AT91_SDRAMC_TRP_VAL(2) | AT91_SDRAMC_TRCD_VAL(2) \
198*3b5df50eSHeiko Schocher 			 | AT91_SDRAMC_TRAS_VAL(5) | AT91_SDRAMC_TXSR_VAL(8))
199*3b5df50eSHeiko Schocher 
200*3b5df50eSHeiko Schocher void mem_init(void)
201*3b5df50eSHeiko Schocher {
202*3b5df50eSHeiko Schocher 	struct at91_matrix *ma = (struct at91_matrix *)ATMEL_BASE_MATRIX;
203*3b5df50eSHeiko Schocher 	struct at91_port *port = (struct at91_port *)ATMEL_BASE_PIOC;
204*3b5df50eSHeiko Schocher 	struct sdramc_reg setting;
205*3b5df50eSHeiko Schocher 
206*3b5df50eSHeiko Schocher 	setting.cr = SDRAM_BASE_CONF;
207*3b5df50eSHeiko Schocher 	setting.mdr = AT91_SDRAMC_MD_SDRAM;
208*3b5df50eSHeiko Schocher 	setting.tr = (CONFIG_SYS_MASTER_CLOCK * 7) / 1000000;
209*3b5df50eSHeiko Schocher 
210*3b5df50eSHeiko Schocher 	/*
211*3b5df50eSHeiko Schocher 	 * I write here directly in this register, because this
212*3b5df50eSHeiko Schocher 	 * approach is smaller than calling at91_set_a_periph() in a
213*3b5df50eSHeiko Schocher 	 * for loop. This saved me 96 bytes.
214*3b5df50eSHeiko Schocher 	 */
215*3b5df50eSHeiko Schocher 	writel(0xffff0000, &port->pdr);
216*3b5df50eSHeiko Schocher 
217*3b5df50eSHeiko Schocher 	writel(readl(&ma->ebicsa) | AT91_MATRIX_CS1A_SDRAMC, &ma->ebicsa);
218*3b5df50eSHeiko Schocher 	sdramc_initialize(ATMEL_BASE_CS1, &setting);
219*3b5df50eSHeiko Schocher }
220*3b5df50eSHeiko Schocher #endif
221