xref: /rk3399_rockchip-uboot/board/siemens/rut/mux.c (revision 47f75cf2e1d8648e3438630f3a4bddf9b5caa25d)
1*c0dcece7SHeiko Schocher /*
2*c0dcece7SHeiko Schocher  * pinmux setup for siemens rut board
3*c0dcece7SHeiko Schocher  *
4*c0dcece7SHeiko Schocher  * (C) Copyright 2013 Siemens Schweiz AG
5*c0dcece7SHeiko Schocher  * (C) Heiko Schocher, DENX Software Engineering, hs@denx.de.
6*c0dcece7SHeiko Schocher  *
7*c0dcece7SHeiko Schocher  * Based on:
8*c0dcece7SHeiko Schocher  * u-boot:/board/ti/am335x/mux.c
9*c0dcece7SHeiko Schocher  *
10*c0dcece7SHeiko Schocher  * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
11*c0dcece7SHeiko Schocher  *
12*c0dcece7SHeiko Schocher  * SPDX-License-Identifier:	GPL-2.0+
13*c0dcece7SHeiko Schocher  */
14*c0dcece7SHeiko Schocher 
15*c0dcece7SHeiko Schocher #include <common.h>
16*c0dcece7SHeiko Schocher #include <asm/arch/sys_proto.h>
17*c0dcece7SHeiko Schocher #include <asm/arch/hardware.h>
18*c0dcece7SHeiko Schocher #include <asm/arch/mux.h>
19*c0dcece7SHeiko Schocher #include <asm/io.h>
20*c0dcece7SHeiko Schocher #include <i2c.h>
21*c0dcece7SHeiko Schocher 
22*c0dcece7SHeiko Schocher static struct module_pin_mux uart0_pin_mux[] = {
23*c0dcece7SHeiko Schocher 	{OFFSET(uart0_rxd), (MODE(0) | PULLUDDIS | RXACTIVE)},	/* UART0_RXD */
24*c0dcece7SHeiko Schocher 	{OFFSET(uart0_txd), (MODE(0) | PULLUDDIS)},		/* UART0_TXD */
25*c0dcece7SHeiko Schocher 	{-1},
26*c0dcece7SHeiko Schocher };
27*c0dcece7SHeiko Schocher 
28*c0dcece7SHeiko Schocher static struct module_pin_mux ddr_pin_mux[] = {
29*c0dcece7SHeiko Schocher 	{OFFSET(ddr_resetn), (MODE(0))},
30*c0dcece7SHeiko Schocher 	{OFFSET(ddr_csn0), (MODE(0) | PULLUP_EN)},
31*c0dcece7SHeiko Schocher 	{OFFSET(ddr_ck), (MODE(0))},
32*c0dcece7SHeiko Schocher 	{OFFSET(ddr_nck), (MODE(0))},
33*c0dcece7SHeiko Schocher 	{OFFSET(ddr_casn), (MODE(0) | PULLUP_EN)},
34*c0dcece7SHeiko Schocher 	{OFFSET(ddr_rasn), (MODE(0) | PULLUP_EN)},
35*c0dcece7SHeiko Schocher 	{OFFSET(ddr_wen), (MODE(0) | PULLUP_EN)},
36*c0dcece7SHeiko Schocher 	{OFFSET(ddr_ba0), (MODE(0) | PULLUP_EN)},
37*c0dcece7SHeiko Schocher 	{OFFSET(ddr_ba1), (MODE(0) | PULLUP_EN)},
38*c0dcece7SHeiko Schocher 	{OFFSET(ddr_ba2), (MODE(0) | PULLUP_EN)},
39*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a0), (MODE(0) | PULLUP_EN)},
40*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a1), (MODE(0) | PULLUP_EN)},
41*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a2), (MODE(0) | PULLUP_EN)},
42*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a3), (MODE(0) | PULLUP_EN)},
43*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a4), (MODE(0) | PULLUP_EN)},
44*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a5), (MODE(0) | PULLUP_EN)},
45*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a6), (MODE(0) | PULLUP_EN)},
46*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a7), (MODE(0) | PULLUP_EN)},
47*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a8), (MODE(0) | PULLUP_EN)},
48*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a9), (MODE(0) | PULLUP_EN)},
49*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a10), (MODE(0) | PULLUP_EN)},
50*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a11), (MODE(0) | PULLUP_EN)},
51*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a12), (MODE(0) | PULLUP_EN)},
52*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a13), (MODE(0) | PULLUP_EN)},
53*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a14), (MODE(0) | PULLUP_EN)},
54*c0dcece7SHeiko Schocher 	{OFFSET(ddr_a15), (MODE(0) | PULLUP_EN)},
55*c0dcece7SHeiko Schocher 	{OFFSET(ddr_odt), (MODE(0))},
56*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d0), (MODE(0) | RXACTIVE)},
57*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d1), (MODE(0) | RXACTIVE)},
58*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d2), (MODE(0) | RXACTIVE)},
59*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d3), (MODE(0) | RXACTIVE)},
60*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d4), (MODE(0) | RXACTIVE)},
61*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d5), (MODE(0) | RXACTIVE)},
62*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d6), (MODE(0) | RXACTIVE)},
63*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d7), (MODE(0) | RXACTIVE)},
64*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d8), (MODE(0) | RXACTIVE)},
65*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d9), (MODE(0) | RXACTIVE)},
66*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d10), (MODE(0) | RXACTIVE)},
67*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d11), (MODE(0) | RXACTIVE)},
68*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d12), (MODE(0) | RXACTIVE)},
69*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d13), (MODE(0) | RXACTIVE)},
70*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d14), (MODE(0) | RXACTIVE)},
71*c0dcece7SHeiko Schocher 	{OFFSET(ddr_d15), (MODE(0) | RXACTIVE)},
72*c0dcece7SHeiko Schocher 	{OFFSET(ddr_dqm0), (MODE(0) | PULLUP_EN)},
73*c0dcece7SHeiko Schocher 	{OFFSET(ddr_dqm1), (MODE(0) | PULLUP_EN)},
74*c0dcece7SHeiko Schocher 	{OFFSET(ddr_dqs0), (MODE(0) | RXACTIVE)},
75*c0dcece7SHeiko Schocher 	{OFFSET(ddr_dqsn0), (MODE(0) | RXACTIVE | PULLUP_EN)},
76*c0dcece7SHeiko Schocher 	{OFFSET(ddr_dqs1), (MODE(0) | RXACTIVE)},
77*c0dcece7SHeiko Schocher 	{OFFSET(ddr_dqsn1), (MODE(0) | RXACTIVE | PULLUP_EN)},
78*c0dcece7SHeiko Schocher 	{OFFSET(ddr_vref), (MODE(0) | RXACTIVE | PULLUDDIS)},
79*c0dcece7SHeiko Schocher 	{OFFSET(ddr_vtp), (MODE(0) | RXACTIVE | PULLUDDIS)},
80*c0dcece7SHeiko Schocher 	{-1},
81*c0dcece7SHeiko Schocher };
82*c0dcece7SHeiko Schocher 
83*c0dcece7SHeiko Schocher static struct module_pin_mux lcd_pin_mux[] = {
84*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad8), (MODE(1))},
85*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad9), (MODE(1))},
86*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad10), (MODE(1))},
87*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad11), (MODE(1))},
88*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad12), (MODE(1))},
89*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad13), (MODE(1))},
90*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad14), (MODE(1))},
91*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad15), (MODE(1))},
92*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data0), (MODE(0) | PULLUDDIS)},
93*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data1), (MODE(0) | PULLUDDIS)},
94*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data2), (MODE(0) | PULLUDDIS)},
95*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data3), (MODE(0) | PULLUDDIS)},
96*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data4), (MODE(0) | PULLUDDIS)},
97*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data5), (MODE(0) | PULLUDDIS)},
98*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data6), (MODE(0) | PULLUDDIS)},
99*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data7), (MODE(0) | PULLUDDIS)},
100*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data8), (MODE(0) | PULLUDDIS)},
101*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data9), (MODE(0) | PULLUDDIS)},
102*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data10), (MODE(0) | PULLUDDIS)},
103*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data11), (MODE(0) | PULLUDDIS)},
104*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data12), (MODE(0) | PULLUDDIS)},
105*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data13), (MODE(0) | PULLUDDIS)},
106*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data14), (MODE(0) | PULLUDDIS)},
107*c0dcece7SHeiko Schocher 	{OFFSET(lcd_data15), (MODE(0) | PULLUDDIS)},
108*c0dcece7SHeiko Schocher 	{OFFSET(lcd_vsync), (MODE(0))},
109*c0dcece7SHeiko Schocher 	{OFFSET(lcd_hsync), (MODE(0))},
110*c0dcece7SHeiko Schocher 	{OFFSET(lcd_pclk), (MODE(0))},
111*c0dcece7SHeiko Schocher 	{OFFSET(lcd_ac_bias_en), (MODE(0))},
112*c0dcece7SHeiko Schocher 	{-1},
113*c0dcece7SHeiko Schocher };
114*c0dcece7SHeiko Schocher 
115*c0dcece7SHeiko Schocher static struct module_pin_mux mmc0_pin_mux[] = {
116*c0dcece7SHeiko Schocher 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},
117*c0dcece7SHeiko Schocher 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},
118*c0dcece7SHeiko Schocher 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},
119*c0dcece7SHeiko Schocher 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},
120*c0dcece7SHeiko Schocher 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},
121*c0dcece7SHeiko Schocher 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},
122*c0dcece7SHeiko Schocher 	{-1},
123*c0dcece7SHeiko Schocher };
124*c0dcece7SHeiko Schocher 
125*c0dcece7SHeiko Schocher static struct module_pin_mux mii_pin_mux[] = {
126*c0dcece7SHeiko Schocher 	{OFFSET(mii1_crs), (MODE(1) | RXACTIVE)},
127*c0dcece7SHeiko Schocher 	{OFFSET(mii1_rxerr), (MODE(1) | RXACTIVE)},
128*c0dcece7SHeiko Schocher 	{OFFSET(mii1_txen), (MODE(1))},
129*c0dcece7SHeiko Schocher 	{OFFSET(mii1_txd1), (MODE(1))},
130*c0dcece7SHeiko Schocher 	{OFFSET(mii1_txd0), (MODE(1))},
131*c0dcece7SHeiko Schocher 	{OFFSET(mii1_rxd1), (MODE(1) | RXACTIVE)},
132*c0dcece7SHeiko Schocher 	{OFFSET(mii1_rxd0), (MODE(1) | RXACTIVE)},
133*c0dcece7SHeiko Schocher 	{OFFSET(rmii1_refclk), (MODE(0) | RXACTIVE)},
134*c0dcece7SHeiko Schocher 	{OFFSET(mdio_data), (MODE(0) | RXACTIVE | PULLUP_EN)},
135*c0dcece7SHeiko Schocher 	{OFFSET(mdio_clk), (MODE(0) | PULLUP_EN)},
136*c0dcece7SHeiko Schocher 	{-1},
137*c0dcece7SHeiko Schocher };
138*c0dcece7SHeiko Schocher 
139*c0dcece7SHeiko Schocher static struct module_pin_mux gpio_pin_mux[] = {
140*c0dcece7SHeiko Schocher 	{OFFSET(mii1_col), (MODE(7) | RXACTIVE)},
141*c0dcece7SHeiko Schocher 	{OFFSET(uart1_ctsn), (MODE(7) | RXACTIVE | PULLUDDIS)},
142*c0dcece7SHeiko Schocher 	{OFFSET(uart1_rtsn), (MODE(7) | RXACTIVE | PULLUDDIS)},
143*c0dcece7SHeiko Schocher 	{OFFSET(uart1_rxd), (MODE(7) | RXACTIVE | PULLUDDIS)},
144*c0dcece7SHeiko Schocher 	{OFFSET(uart1_txd), (MODE(7) | RXACTIVE | PULLUDDIS)},
145*c0dcece7SHeiko Schocher 	{OFFSET(mii1_rxdv), (MODE(7) | RXACTIVE)},
146*c0dcece7SHeiko Schocher 	{OFFSET(mii1_txd3), (MODE(7) | RXACTIVE)},
147*c0dcece7SHeiko Schocher 	{OFFSET(mii1_txd2), (MODE(7) | RXACTIVE)},
148*c0dcece7SHeiko Schocher 	{OFFSET(mii1_txclk), (MODE(7) | RXACTIVE)},
149*c0dcece7SHeiko Schocher 	{OFFSET(mii1_rxclk), (MODE(7) | RXACTIVE)},
150*c0dcece7SHeiko Schocher 	{OFFSET(mii1_rxd3), (MODE(7) | RXACTIVE)},
151*c0dcece7SHeiko Schocher 	{OFFSET(mii1_rxd2), (MODE(7) | RXACTIVE)},
152*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_a0), (MODE(7) | RXACTIVE)},
153*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_a1), (MODE(7) | RXACTIVE)},
154*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_a4), (MODE(7) | RXACTIVE)},
155*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_a5), (MODE(7) | RXACTIVE)},
156*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_a6), (MODE(7) | RXACTIVE)},
157*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_a7), (MODE(7) | RXACTIVE)},
158*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_a8), (MODE(7) | RXACTIVE)},
159*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_a9), (MODE(7) | RXACTIVE)},
160*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_a10), (MODE(7) | RXACTIVE)},
161*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_a11), (MODE(7) | RXACTIVE)},
162*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_wpn), (MODE(7) | RXACTIVE | PULLUP_EN)},
163*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_be1n), (MODE(7) | RXACTIVE | PULLUP_EN)},
164*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_csn1), (MODE(7) | RXACTIVE | PULLUP_EN)},
165*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_csn2), (MODE(7) | RXACTIVE | PULLUP_EN)},
166*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_csn3), (MODE(7) | RXACTIVE | PULLUP_EN)},
167*c0dcece7SHeiko Schocher 	{OFFSET(mcasp0_aclkr), (MODE(7) | RXACTIVE)},
168*c0dcece7SHeiko Schocher 	{OFFSET(mcasp0_fsr), (MODE(7))},
169*c0dcece7SHeiko Schocher 	{OFFSET(mcasp0_axr1), (MODE(7) | RXACTIVE)},
170*c0dcece7SHeiko Schocher 	{OFFSET(mcasp0_ahclkx), (MODE(7) | RXACTIVE)},
171*c0dcece7SHeiko Schocher 	{OFFSET(xdma_event_intr0), (MODE(7) | RXACTIVE | PULLUDDIS)},
172*c0dcece7SHeiko Schocher 	{OFFSET(xdma_event_intr1), (MODE(7) | RXACTIVE | PULLUDDIS)},
173*c0dcece7SHeiko Schocher 	{-1},
174*c0dcece7SHeiko Schocher };
175*c0dcece7SHeiko Schocher 
176*c0dcece7SHeiko Schocher static struct module_pin_mux i2c0_pin_mux[] = {
177*c0dcece7SHeiko Schocher 	{OFFSET(i2c0_sda), (MODE(0) | RXACTIVE | PULLUDDIS)},
178*c0dcece7SHeiko Schocher 	{OFFSET(i2c0_scl), (MODE(0) | RXACTIVE | PULLUDDIS)},
179*c0dcece7SHeiko Schocher 	{-1},
180*c0dcece7SHeiko Schocher };
181*c0dcece7SHeiko Schocher 
182*c0dcece7SHeiko Schocher static struct module_pin_mux i2c1_pin_mux[] = {
183*c0dcece7SHeiko Schocher 	{OFFSET(uart0_ctsn), (MODE(3) | RXACTIVE | PULLUDDIS)},
184*c0dcece7SHeiko Schocher 	{OFFSET(uart0_rtsn), (MODE(3) | RXACTIVE | PULLUDDIS)},
185*c0dcece7SHeiko Schocher 	{-1},
186*c0dcece7SHeiko Schocher };
187*c0dcece7SHeiko Schocher 
188*c0dcece7SHeiko Schocher static struct module_pin_mux usb0_pin_mux[] = {
189*c0dcece7SHeiko Schocher 	{OFFSET(usb0_dm), (MODE(0) | RXACTIVE | PULLUDDIS)},
190*c0dcece7SHeiko Schocher 	{OFFSET(usb0_dp), (MODE(0) | RXACTIVE | PULLUDDIS)},
191*c0dcece7SHeiko Schocher 	{OFFSET(usb0_ce), (MODE(0) | RXACTIVE | PULLUDDIS)},
192*c0dcece7SHeiko Schocher 	{OFFSET(usb0_id), (MODE(0) | RXACTIVE | PULLUDDIS)},
193*c0dcece7SHeiko Schocher 	{OFFSET(usb0_vbus), (MODE(0) | RXACTIVE | PULLUDDIS)},
194*c0dcece7SHeiko Schocher 	{OFFSET(usb0_drvvbus), (MODE(0))},
195*c0dcece7SHeiko Schocher 	{-1},
196*c0dcece7SHeiko Schocher };
197*c0dcece7SHeiko Schocher 
198*c0dcece7SHeiko Schocher static struct module_pin_mux usb1_pin_mux[] = {
199*c0dcece7SHeiko Schocher 	{OFFSET(usb1_dm), (MODE(0) | RXACTIVE | PULLUDDIS)},
200*c0dcece7SHeiko Schocher 	{OFFSET(usb1_dp), (MODE(0) | RXACTIVE | PULLUDDIS)},
201*c0dcece7SHeiko Schocher 	{OFFSET(usb1_ce), (MODE(0) | RXACTIVE | PULLUDDIS)},
202*c0dcece7SHeiko Schocher 	{OFFSET(usb1_id), (MODE(0) | RXACTIVE | PULLUDDIS)},
203*c0dcece7SHeiko Schocher 	{OFFSET(usb1_vbus), (MODE(0) | RXACTIVE | PULLUDDIS)},
204*c0dcece7SHeiko Schocher 	{OFFSET(usb1_drvvbus), (MODE(0))},
205*c0dcece7SHeiko Schocher 	{-1},
206*c0dcece7SHeiko Schocher };
207*c0dcece7SHeiko Schocher 
208*c0dcece7SHeiko Schocher static struct module_pin_mux spi0_pin_mux[] = {
209*c0dcece7SHeiko Schocher 	{OFFSET(spi0_sclk), (MODE(0) | RXACTIVE | PULLUDDIS)},
210*c0dcece7SHeiko Schocher 	{OFFSET(spi0_d0), (MODE(0) | RXACTIVE | PULLUDDIS)},
211*c0dcece7SHeiko Schocher 	{OFFSET(spi0_d1), (MODE(0) | RXACTIVE | PULLUDDIS)},
212*c0dcece7SHeiko Schocher 	{OFFSET(spi0_cs0), (MODE(0) | RXACTIVE | PULLUDDIS)},
213*c0dcece7SHeiko Schocher 	{OFFSET(spi0_cs1), (MODE(0) | RXACTIVE | PULLUDDIS)},
214*c0dcece7SHeiko Schocher 	{-1},
215*c0dcece7SHeiko Schocher };
216*c0dcece7SHeiko Schocher 
217*c0dcece7SHeiko Schocher static struct module_pin_mux spi1_pin_mux[] = {
218*c0dcece7SHeiko Schocher 	{OFFSET(mcasp0_aclkx), (MODE(3) | RXACTIVE | PULLUP_EN)},
219*c0dcece7SHeiko Schocher 	{OFFSET(mcasp0_fsx), (MODE(3) | RXACTIVE | PULLUP_EN)},
220*c0dcece7SHeiko Schocher 	{OFFSET(mcasp0_axr0), (MODE(3) | RXACTIVE | PULLUP_EN)},
221*c0dcece7SHeiko Schocher 	{OFFSET(mcasp0_ahclkr), (MODE(3) | RXACTIVE | PULLUP_EN)},
222*c0dcece7SHeiko Schocher 	{-1},
223*c0dcece7SHeiko Schocher };
224*c0dcece7SHeiko Schocher 
225*c0dcece7SHeiko Schocher static struct module_pin_mux jtag_pin_mux[] = {
226*c0dcece7SHeiko Schocher 	{OFFSET(tms), (MODE(0) | RXACTIVE | PULLUP_EN)},
227*c0dcece7SHeiko Schocher 	{OFFSET(tdi), (MODE(0) | RXACTIVE | PULLUP_EN)},
228*c0dcece7SHeiko Schocher 	{OFFSET(tdo), (MODE(0) | PULLUP_EN)},
229*c0dcece7SHeiko Schocher 	{OFFSET(tck), (MODE(0) | RXACTIVE | PULLUP_EN)},
230*c0dcece7SHeiko Schocher 	{OFFSET(ntrst), (MODE(0) | RXACTIVE)},
231*c0dcece7SHeiko Schocher 	{-1},
232*c0dcece7SHeiko Schocher };
233*c0dcece7SHeiko Schocher 
234*c0dcece7SHeiko Schocher static struct module_pin_mux nand_pin_mux[] = {
235*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad0), (MODE(0) | RXACTIVE)},
236*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad1), (MODE(0) | RXACTIVE)},
237*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad2), (MODE(0) | RXACTIVE)},
238*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad3), (MODE(0) | RXACTIVE)},
239*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad4), (MODE(0) | RXACTIVE)},
240*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad5), (MODE(0) | RXACTIVE)},
241*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad6), (MODE(0) | RXACTIVE)},
242*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_ad7), (MODE(0) | RXACTIVE)},
243*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_advn_ale), (MODE(0) | PULLUP_EN)},
244*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUP_EN)},
245*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_csn0), (MODE(0) | PULLUP_EN)},
246*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_oen_ren), (MODE(0) | PULLUP_EN)},
247*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_wen), (MODE(0) | PULLUP_EN)},
248*c0dcece7SHeiko Schocher 	{-1},
249*c0dcece7SHeiko Schocher };
250*c0dcece7SHeiko Schocher 
251*c0dcece7SHeiko Schocher static struct module_pin_mux ainx_pin_mux[] = {
252*c0dcece7SHeiko Schocher 	{OFFSET(ain7), (MODE(0) | RXACTIVE | PULLUDDIS)},
253*c0dcece7SHeiko Schocher 	{OFFSET(ain6), (MODE(0) | RXACTIVE | PULLUDDIS)},
254*c0dcece7SHeiko Schocher 	{OFFSET(ain5), (MODE(0) | RXACTIVE | PULLUDDIS)},
255*c0dcece7SHeiko Schocher 	{OFFSET(ain4), (MODE(0) | RXACTIVE | PULLUDDIS)},
256*c0dcece7SHeiko Schocher 	{OFFSET(ain3), (MODE(0) | RXACTIVE | PULLUDDIS)},
257*c0dcece7SHeiko Schocher 	{OFFSET(ain2), (MODE(0) | RXACTIVE | PULLUDDIS)},
258*c0dcece7SHeiko Schocher 	{OFFSET(ain1), (MODE(0) | RXACTIVE | PULLUDDIS)},
259*c0dcece7SHeiko Schocher 	{OFFSET(ain0), (MODE(0) | RXACTIVE | PULLUDDIS)},
260*c0dcece7SHeiko Schocher 	{-1},
261*c0dcece7SHeiko Schocher };
262*c0dcece7SHeiko Schocher 
263*c0dcece7SHeiko Schocher static struct module_pin_mux rtc_pin_mux[] = {
264*c0dcece7SHeiko Schocher 	{OFFSET(osc1_in), (MODE(0) | RXACTIVE | PULLUDDIS)},
265*c0dcece7SHeiko Schocher 	{OFFSET(osc1_out), (MODE(0) | RXACTIVE | PULLUDDIS)},
266*c0dcece7SHeiko Schocher 	{OFFSET(rtc_porz), (MODE(0) | RXACTIVE | PULLUDDIS)},
267*c0dcece7SHeiko Schocher 	{OFFSET(enz_kaldo_1p8v), (MODE(0) | RXACTIVE | PULLUDDIS)},
268*c0dcece7SHeiko Schocher 	{-1},
269*c0dcece7SHeiko Schocher };
270*c0dcece7SHeiko Schocher 
271*c0dcece7SHeiko Schocher static struct module_pin_mux gpmc_pin_mux[] = {
272*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)},
273*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_clk), (MODE(0) | RXACTIVE)},
274*c0dcece7SHeiko Schocher 	{-1},
275*c0dcece7SHeiko Schocher };
276*c0dcece7SHeiko Schocher 
277*c0dcece7SHeiko Schocher static struct module_pin_mux pmic_pin_mux[] = {
278*c0dcece7SHeiko Schocher 	{OFFSET(pmic_power_en), (MODE(0) | PULLUP_EN)},
279*c0dcece7SHeiko Schocher 	{-1},
280*c0dcece7SHeiko Schocher };
281*c0dcece7SHeiko Schocher 
282*c0dcece7SHeiko Schocher static struct module_pin_mux osc_pin_mux[] = {
283*c0dcece7SHeiko Schocher 	{OFFSET(osc0_in), (MODE(0) | RXACTIVE | PULLUP_EN)},
284*c0dcece7SHeiko Schocher 	{OFFSET(osc0_out), (MODE(0) | PULLUP_EN)},
285*c0dcece7SHeiko Schocher 	{-1},
286*c0dcece7SHeiko Schocher };
287*c0dcece7SHeiko Schocher 
288*c0dcece7SHeiko Schocher static struct module_pin_mux pwm_pin_mux[] = {
289*c0dcece7SHeiko Schocher 	{OFFSET(ecap0_in_pwm0_out), (MODE(0) | RXACTIVE | PULLUDDIS)},
290*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_a2), (MODE(6))},
291*c0dcece7SHeiko Schocher 	{OFFSET(gpmc_a3), (MODE(6))},
292*c0dcece7SHeiko Schocher 	{-1},
293*c0dcece7SHeiko Schocher };
294*c0dcece7SHeiko Schocher 
295*c0dcece7SHeiko Schocher static struct module_pin_mux emu_pin_mux[] = {
296*c0dcece7SHeiko Schocher 	{OFFSET(emu0), (MODE(0) | RXACTIVE | PULLUP_EN)},
297*c0dcece7SHeiko Schocher 	{OFFSET(emu1), (MODE(0) | RXACTIVE | PULLUP_EN)},
298*c0dcece7SHeiko Schocher 	{-1},
299*c0dcece7SHeiko Schocher };
300*c0dcece7SHeiko Schocher 
301*c0dcece7SHeiko Schocher static struct module_pin_mux vref_pin_mux[] = {
302*c0dcece7SHeiko Schocher 	{OFFSET(vrefp), (MODE(0) | RXACTIVE | PULLUDDIS)},
303*c0dcece7SHeiko Schocher 	{OFFSET(vrefn), (MODE(0) | RXACTIVE | PULLUDDIS)},
304*c0dcece7SHeiko Schocher 	{-1},
305*c0dcece7SHeiko Schocher };
306*c0dcece7SHeiko Schocher 
307*c0dcece7SHeiko Schocher static struct module_pin_mux misc_pin_mux[] = {
308*c0dcece7SHeiko Schocher 	{OFFSET(porz), (MODE(0) | RXACTIVE | PULLUDDIS)},
309*c0dcece7SHeiko Schocher 	{OFFSET(nnmi), (MODE(0) | RXACTIVE | PULLUDDIS)},
310*c0dcece7SHeiko Schocher 	{OFFSET(ext_wakeup), (MODE(0) | RXACTIVE)},
311*c0dcece7SHeiko Schocher 	{-1},
312*c0dcece7SHeiko Schocher };
313*c0dcece7SHeiko Schocher 
enable_uart0_pin_mux(void)314*c0dcece7SHeiko Schocher void enable_uart0_pin_mux(void)
315*c0dcece7SHeiko Schocher {
316*c0dcece7SHeiko Schocher 	configure_module_pin_mux(uart0_pin_mux);
317*c0dcece7SHeiko Schocher }
318*c0dcece7SHeiko Schocher 
enable_i2c0_pin_mux(void)319*c0dcece7SHeiko Schocher void enable_i2c0_pin_mux(void)
320*c0dcece7SHeiko Schocher {
321*c0dcece7SHeiko Schocher 	configure_module_pin_mux(i2c0_pin_mux);
322*c0dcece7SHeiko Schocher }
323*c0dcece7SHeiko Schocher 
enable_board_pin_mux(void)324*c0dcece7SHeiko Schocher void enable_board_pin_mux(void)
325*c0dcece7SHeiko Schocher {
326*c0dcece7SHeiko Schocher 	configure_module_pin_mux(ddr_pin_mux);
327*c0dcece7SHeiko Schocher 	configure_module_pin_mux(lcd_pin_mux);
328*c0dcece7SHeiko Schocher 	configure_module_pin_mux(mmc0_pin_mux);
329*c0dcece7SHeiko Schocher 	configure_module_pin_mux(mii_pin_mux);
330*c0dcece7SHeiko Schocher 	configure_module_pin_mux(gpio_pin_mux);
331*c0dcece7SHeiko Schocher 	configure_module_pin_mux(i2c1_pin_mux);
332*c0dcece7SHeiko Schocher 	configure_module_pin_mux(usb0_pin_mux);
333*c0dcece7SHeiko Schocher 	configure_module_pin_mux(usb1_pin_mux);
334*c0dcece7SHeiko Schocher 	configure_module_pin_mux(spi0_pin_mux);
335*c0dcece7SHeiko Schocher 	configure_module_pin_mux(spi1_pin_mux);
336*c0dcece7SHeiko Schocher 	configure_module_pin_mux(jtag_pin_mux);
337*c0dcece7SHeiko Schocher 	configure_module_pin_mux(nand_pin_mux);
338*c0dcece7SHeiko Schocher 	configure_module_pin_mux(ainx_pin_mux);
339*c0dcece7SHeiko Schocher 	configure_module_pin_mux(rtc_pin_mux);
340*c0dcece7SHeiko Schocher 	configure_module_pin_mux(gpmc_pin_mux);
341*c0dcece7SHeiko Schocher 	configure_module_pin_mux(pmic_pin_mux);
342*c0dcece7SHeiko Schocher 	configure_module_pin_mux(osc_pin_mux);
343*c0dcece7SHeiko Schocher 	configure_module_pin_mux(pwm_pin_mux);
344*c0dcece7SHeiko Schocher 	configure_module_pin_mux(emu_pin_mux);
345*c0dcece7SHeiko Schocher 	configure_module_pin_mux(vref_pin_mux);
346*c0dcece7SHeiko Schocher 	configure_module_pin_mux(misc_pin_mux);
347*c0dcece7SHeiko Schocher }
348