1820969f3SEgli, Samuel /*
2820969f3SEgli, Samuel * pinmux setup for siemens draco board
3820969f3SEgli, Samuel *
4820969f3SEgli, Samuel * (C) Copyright 2013 Siemens Schweiz AG
5820969f3SEgli, Samuel * (C) Heiko Schocher, DENX Software Engineering, hs@denx.de.
6820969f3SEgli, Samuel *
7820969f3SEgli, Samuel * Based on:
8820969f3SEgli, Samuel * u-boot:/board/ti/am335x/mux.c
9820969f3SEgli, Samuel * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
10820969f3SEgli, Samuel *
11820969f3SEgli, Samuel * SPDX-License-Identifier: GPL-2.0+
12820969f3SEgli, Samuel */
13820969f3SEgli, Samuel
14820969f3SEgli, Samuel #include <common.h>
15820969f3SEgli, Samuel #include <asm/arch/sys_proto.h>
16820969f3SEgli, Samuel #include <asm/arch/hardware.h>
17820969f3SEgli, Samuel #include <asm/arch/mux.h>
18820969f3SEgli, Samuel #include <asm/io.h>
19820969f3SEgli, Samuel #include <i2c.h>
20820969f3SEgli, Samuel #include "board.h"
21820969f3SEgli, Samuel
22820969f3SEgli, Samuel static struct module_pin_mux uart0_pin_mux[] = {
23820969f3SEgli, Samuel {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
24820969f3SEgli, Samuel {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
25820969f3SEgli, Samuel {-1},
26820969f3SEgli, Samuel };
27820969f3SEgli, Samuel
28820969f3SEgli, Samuel static struct module_pin_mux uart3_pin_mux[] = {
29820969f3SEgli, Samuel {OFFSET(spi0_cs1), (MODE(1) | PULLUP_EN | RXACTIVE)}, /* UART3_RXD */
30820969f3SEgli, Samuel {OFFSET(ecap0_in_pwm0_out), (MODE(1) | PULLUDEN)}, /* UART3_TXD */
31820969f3SEgli, Samuel {-1},
32820969f3SEgli, Samuel };
33820969f3SEgli, Samuel
34820969f3SEgli, Samuel static struct module_pin_mux i2c0_pin_mux[] = {
35820969f3SEgli, Samuel {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
36820969f3SEgli, Samuel PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
37820969f3SEgli, Samuel {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
38820969f3SEgli, Samuel PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
39820969f3SEgli, Samuel {-1},
40820969f3SEgli, Samuel };
41820969f3SEgli, Samuel
42820969f3SEgli, Samuel static struct module_pin_mux nand_pin_mux[] = {
43820969f3SEgli, Samuel {OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD0 */
44820969f3SEgli, Samuel {OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD1 */
45820969f3SEgli, Samuel {OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD2 */
46820969f3SEgli, Samuel {OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD3 */
47820969f3SEgli, Samuel {OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD4 */
48820969f3SEgli, Samuel {OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD5 */
49820969f3SEgli, Samuel {OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD6 */
50820969f3SEgli, Samuel {OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD7 */
51820969f3SEgli, Samuel {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
52820969f3SEgli, Samuel {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)}, /* NAND_WPN */
53820969f3SEgli, Samuel {OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)}, /* NAND_CS0 */
54*6b3943f1SHeiko Schocher {OFFSET(gpmc_csn1), MODE(0) | PULLUDEN | PULLUP_EN}, /* NAND_CS1 */
55820969f3SEgli, Samuel {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
56820969f3SEgli, Samuel {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)}, /* NAND_OE */
57820969f3SEgli, Samuel {OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)}, /* NAND_WEN */
58820969f3SEgli, Samuel {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)}, /* NAND_BE_CLE */
59820969f3SEgli, Samuel {-1},
60820969f3SEgli, Samuel };
61820969f3SEgli, Samuel
62820969f3SEgli, Samuel static struct module_pin_mux gpios_pin_mux[] = {
63820969f3SEgli, Samuel /* DFU button GPIO0_27*/
6461159b76SHeiko Schocher {OFFSET(gpmc_ad11), (MODE(7) | PULLUDEN | PULLUP_EN | RXACTIVE)},
65820969f3SEgli, Samuel {OFFSET(gpmc_csn3), MODE(7) }, /* LED0 GPIO2_0 */
66820969f3SEgli, Samuel {OFFSET(emu0), MODE(7)}, /* LED1 GPIO3_7 */
67820969f3SEgli, Samuel /* Triacs in HW Rev 2 */
68820969f3SEgli, Samuel {OFFSET(uart1_ctsn), MODE(7) | PULLUDDIS | RXACTIVE}, /* Y5 GPIO0_12*/
69820969f3SEgli, Samuel {OFFSET(mmc0_dat1), MODE(7) | PULLUDDIS | RXACTIVE}, /* Y3 GPIO2_28*/
70820969f3SEgli, Samuel {OFFSET(mmc0_dat2), MODE(7) | PULLUDDIS | RXACTIVE}, /* Y7 GPIO2_27*/
71820969f3SEgli, Samuel /* Triacs initial HW Rev */
72820969f3SEgli, Samuel {OFFSET(gpmc_be1n), MODE(7) | RXACTIVE | PULLUDDIS}, /* 1_28 Y1 */
73820969f3SEgli, Samuel {OFFSET(gpmc_csn2), MODE(7) | RXACTIVE | PULLUDDIS}, /* 1_31 Y2 */
74820969f3SEgli, Samuel {OFFSET(lcd_data15), MODE(7) | RXACTIVE | PULLUDDIS}, /* 0_11 Y3 */
75820969f3SEgli, Samuel {OFFSET(lcd_data14), MODE(7) | RXACTIVE | PULLUDDIS}, /* 0_10 Y4 */
76820969f3SEgli, Samuel {OFFSET(gpmc_clk), MODE(7) | RXACTIVE | PULLUDDIS}, /* 2_1 Y5 */
77820969f3SEgli, Samuel {OFFSET(emu1), MODE(7) | RXACTIVE | PULLUDDIS}, /* 3_8 Y6 */
78820969f3SEgli, Samuel {OFFSET(gpmc_ad15), MODE(7) | RXACTIVE | PULLUDDIS}, /* 1_15 Y7 */
79820969f3SEgli, Samuel /* Remaining pins that were not used in this file */
80820969f3SEgli, Samuel {OFFSET(gpmc_ad8), MODE(7) | RXACTIVE | PULLUDDIS},
81820969f3SEgli, Samuel {OFFSET(gpmc_ad9), MODE(7) | RXACTIVE | PULLUDDIS},
82820969f3SEgli, Samuel {OFFSET(gpmc_a0), MODE(7) | RXACTIVE | PULLUDDIS},
83820969f3SEgli, Samuel {OFFSET(gpmc_a1), MODE(7) | RXACTIVE | PULLUDDIS},
84820969f3SEgli, Samuel {OFFSET(gpmc_a2), MODE(7) | RXACTIVE | PULLUDDIS},
85820969f3SEgli, Samuel {OFFSET(gpmc_a3), MODE(7) | RXACTIVE | PULLUDDIS},
86820969f3SEgli, Samuel {OFFSET(gpmc_a4), MODE(7) | RXACTIVE | PULLUDDIS},
87820969f3SEgli, Samuel {OFFSET(gpmc_a5), MODE(7) | RXACTIVE | PULLUDDIS},
88820969f3SEgli, Samuel {OFFSET(gpmc_a6), MODE(7) | RXACTIVE | PULLUDDIS},
89820969f3SEgli, Samuel {OFFSET(gpmc_a7), MODE(7) | RXACTIVE | PULLUDDIS},
90820969f3SEgli, Samuel {OFFSET(gpmc_a8), MODE(7) | RXACTIVE | PULLUDDIS},
91820969f3SEgli, Samuel {OFFSET(gpmc_a9), MODE(7) | RXACTIVE | PULLUDDIS},
92820969f3SEgli, Samuel {OFFSET(gpmc_a10), MODE(7) | RXACTIVE | PULLUDDIS},
93820969f3SEgli, Samuel {OFFSET(gpmc_a11), MODE(7) | RXACTIVE | PULLUDDIS},
94820969f3SEgli, Samuel {OFFSET(lcd_data0), MODE(7) | RXACTIVE | PULLUDDIS},
95820969f3SEgli, Samuel {OFFSET(lcd_data2), MODE(7) | RXACTIVE | PULLUDDIS},
96820969f3SEgli, Samuel {OFFSET(lcd_data3), MODE(7) | RXACTIVE | PULLUDDIS},
97820969f3SEgli, Samuel {OFFSET(lcd_data4), MODE(7) | RXACTIVE | PULLUDDIS},
98820969f3SEgli, Samuel {OFFSET(lcd_data5), MODE(7) | RXACTIVE | PULLUDDIS},
99820969f3SEgli, Samuel {OFFSET(lcd_data6), MODE(7) | RXACTIVE | PULLUDDIS},
100820969f3SEgli, Samuel {OFFSET(lcd_data7), MODE(7) | RXACTIVE | PULLUDDIS},
101820969f3SEgli, Samuel {OFFSET(lcd_data8), MODE(7) | RXACTIVE | PULLUDDIS},
102820969f3SEgli, Samuel {OFFSET(lcd_data9), MODE(7) | RXACTIVE | PULLUDDIS},
103820969f3SEgli, Samuel {OFFSET(lcd_vsync), MODE(7) | RXACTIVE | PULLUDDIS},
104820969f3SEgli, Samuel {OFFSET(lcd_hsync), MODE(7) | RXACTIVE | PULLUDDIS},
105820969f3SEgli, Samuel {OFFSET(lcd_pclk), MODE(7) | RXACTIVE | PULLUDDIS},
106820969f3SEgli, Samuel {OFFSET(lcd_ac_bias_en), MODE(7) | RXACTIVE | PULLUDDIS},
107820969f3SEgli, Samuel {OFFSET(mmc0_dat3), MODE(7) | RXACTIVE | PULLUDDIS},
108820969f3SEgli, Samuel {OFFSET(mmc0_dat0), MODE(7) | RXACTIVE | PULLUDDIS},
109820969f3SEgli, Samuel {OFFSET(mmc0_clk), MODE(7) | RXACTIVE | PULLUDDIS},
110820969f3SEgli, Samuel {OFFSET(mmc0_cmd), MODE(7) | RXACTIVE | PULLUDDIS},
111820969f3SEgli, Samuel {OFFSET(spi0_sclk), MODE(7) | RXACTIVE | PULLUDDIS},
112820969f3SEgli, Samuel {OFFSET(spi0_d0), MODE(7) | RXACTIVE | PULLUDDIS},
113820969f3SEgli, Samuel {OFFSET(spi0_d1), MODE(7) | RXACTIVE | PULLUDDIS},
114820969f3SEgli, Samuel {OFFSET(spi0_cs0), MODE(7) | RXACTIVE | PULLUDDIS},
115820969f3SEgli, Samuel {OFFSET(uart0_ctsn), MODE(7) | RXACTIVE | PULLUDDIS},
116820969f3SEgli, Samuel {OFFSET(uart0_rtsn), MODE(7) | RXACTIVE | PULLUDDIS},
117820969f3SEgli, Samuel {OFFSET(uart1_rtsn), MODE(7) | RXACTIVE | PULLUDDIS},
118820969f3SEgli, Samuel {OFFSET(uart1_rxd), MODE(7) | RXACTIVE | PULLUDDIS},
119820969f3SEgli, Samuel {OFFSET(uart1_txd), MODE(7) | RXACTIVE | PULLUDDIS},
120820969f3SEgli, Samuel {OFFSET(mcasp0_aclkx), MODE(7) | RXACTIVE | PULLUDDIS},
121820969f3SEgli, Samuel {OFFSET(mcasp0_fsx), MODE(7) | RXACTIVE | PULLUDDIS},
122820969f3SEgli, Samuel {OFFSET(mcasp0_axr0), MODE(7) | RXACTIVE | PULLUDDIS},
123820969f3SEgli, Samuel {OFFSET(mcasp0_ahclkr), MODE(7) | RXACTIVE | PULLUDDIS},
124820969f3SEgli, Samuel {OFFSET(mcasp0_aclkr), MODE(7) | RXACTIVE | PULLUDDIS},
125820969f3SEgli, Samuel {OFFSET(mcasp0_fsr), MODE(7) | RXACTIVE | PULLUDDIS},
126820969f3SEgli, Samuel {OFFSET(mcasp0_axr1), MODE(7) | RXACTIVE | PULLUDDIS},
127820969f3SEgli, Samuel {OFFSET(mcasp0_ahclkx), MODE(7) | RXACTIVE | PULLUDDIS},
128820969f3SEgli, Samuel {OFFSET(xdma_event_intr0), MODE(7) | RXACTIVE | PULLUDDIS},
129820969f3SEgli, Samuel {OFFSET(xdma_event_intr1), MODE(7) | RXACTIVE | PULLUDDIS},
130820969f3SEgli, Samuel {OFFSET(nresetin_out), MODE(7) | RXACTIVE | PULLUDDIS},
131820969f3SEgli, Samuel {OFFSET(porz), MODE(7) | RXACTIVE | PULLUDDIS},
132820969f3SEgli, Samuel {OFFSET(nnmi), MODE(7) | RXACTIVE | PULLUDDIS},
133820969f3SEgli, Samuel {OFFSET(osc0_in), MODE(7) | RXACTIVE | PULLUDDIS},
134820969f3SEgli, Samuel {OFFSET(osc0_out), MODE(7) | RXACTIVE | PULLUDDIS},
135820969f3SEgli, Samuel {OFFSET(rsvd1), MODE(7) | RXACTIVE | PULLUDDIS},
136820969f3SEgli, Samuel {OFFSET(tms), MODE(7) | RXACTIVE | PULLUDDIS},
137820969f3SEgli, Samuel {OFFSET(tdi), MODE(7) | RXACTIVE | PULLUDDIS},
138820969f3SEgli, Samuel {OFFSET(tdo), MODE(7) | RXACTIVE | PULLUDDIS},
139820969f3SEgli, Samuel {OFFSET(tck), MODE(7) | RXACTIVE | PULLUDDIS},
140820969f3SEgli, Samuel {OFFSET(ntrst), MODE(7) | RXACTIVE | PULLUDDIS},
141820969f3SEgli, Samuel {OFFSET(osc1_in), MODE(7) | RXACTIVE | PULLUDDIS},
142820969f3SEgli, Samuel {OFFSET(osc1_out), MODE(7) | RXACTIVE | PULLUDDIS},
143820969f3SEgli, Samuel {OFFSET(pmic_power_en), MODE(7) | RXACTIVE | PULLUDDIS},
144820969f3SEgli, Samuel {OFFSET(rtc_porz), MODE(7) | RXACTIVE | PULLUDDIS},
145820969f3SEgli, Samuel {OFFSET(rsvd2), MODE(7) | RXACTIVE | PULLUDDIS},
146820969f3SEgli, Samuel {OFFSET(ext_wakeup), MODE(7) | RXACTIVE | PULLUDDIS},
147820969f3SEgli, Samuel {OFFSET(enz_kaldo_1p8v), MODE(7) | RXACTIVE | PULLUDDIS},
148820969f3SEgli, Samuel {OFFSET(usb0_dm), MODE(7) | RXACTIVE | PULLUDDIS},
149820969f3SEgli, Samuel {OFFSET(usb0_dp), MODE(7) | RXACTIVE | PULLUDDIS},
150820969f3SEgli, Samuel {OFFSET(usb0_ce), MODE(7) | RXACTIVE | PULLUDDIS},
151820969f3SEgli, Samuel {OFFSET(usb0_id), MODE(7) | RXACTIVE | PULLUDDIS},
152820969f3SEgli, Samuel {OFFSET(usb0_vbus), MODE(7) | RXACTIVE | PULLUDDIS},
153820969f3SEgli, Samuel {OFFSET(usb0_drvvbus), MODE(7) | RXACTIVE | PULLUDDIS},
154820969f3SEgli, Samuel {OFFSET(usb1_dm), MODE(7) | RXACTIVE | PULLUDDIS},
155820969f3SEgli, Samuel {OFFSET(usb1_dp), MODE(7) | RXACTIVE | PULLUDDIS},
156820969f3SEgli, Samuel {OFFSET(usb1_ce), MODE(7) | RXACTIVE | PULLUDDIS},
157820969f3SEgli, Samuel {OFFSET(usb1_id), MODE(7) | RXACTIVE | PULLUDDIS},
158820969f3SEgli, Samuel {OFFSET(usb1_vbus), MODE(7) | RXACTIVE | PULLUDDIS},
159820969f3SEgli, Samuel {OFFSET(usb1_drvvbus), MODE(7) | RXACTIVE | PULLUDDIS},
160820969f3SEgli, Samuel {OFFSET(ddr_resetn), MODE(7) | RXACTIVE | PULLUDDIS},
161820969f3SEgli, Samuel {OFFSET(ddr_csn0), MODE(7) | RXACTIVE | PULLUDDIS},
162820969f3SEgli, Samuel {OFFSET(ddr_cke), MODE(7) | RXACTIVE | PULLUDDIS},
163820969f3SEgli, Samuel {OFFSET(ddr_ck), MODE(7) | RXACTIVE | PULLUDDIS},
164820969f3SEgli, Samuel {OFFSET(ddr_nck), MODE(7) | RXACTIVE | PULLUDDIS},
165820969f3SEgli, Samuel {OFFSET(ddr_casn), MODE(7) | RXACTIVE | PULLUDDIS},
166820969f3SEgli, Samuel {OFFSET(ddr_rasn), MODE(7) | RXACTIVE | PULLUDDIS},
167820969f3SEgli, Samuel {OFFSET(ddr_wen), MODE(7) | RXACTIVE | PULLUDDIS},
168820969f3SEgli, Samuel {OFFSET(ddr_ba0), MODE(7) | RXACTIVE | PULLUDDIS},
169820969f3SEgli, Samuel {OFFSET(ddr_ba1), MODE(7) | RXACTIVE | PULLUDDIS},
170820969f3SEgli, Samuel {OFFSET(ddr_ba2), MODE(7) | RXACTIVE | PULLUDDIS},
171820969f3SEgli, Samuel {OFFSET(ddr_a0), MODE(7) | RXACTIVE | PULLUDDIS},
172820969f3SEgli, Samuel {OFFSET(ddr_a1), MODE(7) | RXACTIVE | PULLUDDIS},
173820969f3SEgli, Samuel {OFFSET(ddr_a2), MODE(7) | RXACTIVE | PULLUDDIS},
174820969f3SEgli, Samuel {OFFSET(ddr_a3), MODE(7) | RXACTIVE | PULLUDDIS},
175820969f3SEgli, Samuel {OFFSET(ddr_a4), MODE(7) | RXACTIVE | PULLUDDIS},
176820969f3SEgli, Samuel {OFFSET(ddr_a5), MODE(7) | RXACTIVE | PULLUDDIS},
177820969f3SEgli, Samuel {OFFSET(ddr_a6), MODE(7) | RXACTIVE | PULLUDDIS},
178820969f3SEgli, Samuel {OFFSET(ddr_a7), MODE(7) | RXACTIVE | PULLUDDIS},
179820969f3SEgli, Samuel {OFFSET(ddr_a8), MODE(7) | RXACTIVE | PULLUDDIS},
180820969f3SEgli, Samuel {OFFSET(ddr_a9), MODE(7) | RXACTIVE | PULLUDDIS},
181820969f3SEgli, Samuel {OFFSET(ddr_a10), MODE(7) | RXACTIVE | PULLUDDIS},
182820969f3SEgli, Samuel {OFFSET(ddr_a11), MODE(7) | RXACTIVE | PULLUDDIS},
183820969f3SEgli, Samuel {OFFSET(ddr_a12), MODE(7) | RXACTIVE | PULLUDDIS},
184820969f3SEgli, Samuel {OFFSET(ddr_a13), MODE(7) | RXACTIVE | PULLUDDIS},
185820969f3SEgli, Samuel {OFFSET(ddr_a14), MODE(7) | RXACTIVE | PULLUDDIS},
186820969f3SEgli, Samuel {OFFSET(ddr_a15), MODE(7) | RXACTIVE | PULLUDDIS},
187820969f3SEgli, Samuel {OFFSET(ddr_odt), MODE(7) | RXACTIVE | PULLUDDIS},
188820969f3SEgli, Samuel {OFFSET(ddr_d0), MODE(7) | RXACTIVE | PULLUDDIS},
189820969f3SEgli, Samuel {OFFSET(ddr_d1), MODE(7) | RXACTIVE | PULLUDDIS},
190820969f3SEgli, Samuel {OFFSET(ddr_d2), MODE(7) | RXACTIVE | PULLUDDIS},
191820969f3SEgli, Samuel {OFFSET(ddr_d3), MODE(7) | RXACTIVE | PULLUDDIS},
192820969f3SEgli, Samuel {OFFSET(ddr_d4), MODE(7) | RXACTIVE | PULLUDDIS},
193820969f3SEgli, Samuel {OFFSET(ddr_d5), MODE(7) | RXACTIVE | PULLUDDIS},
194820969f3SEgli, Samuel {OFFSET(ddr_d6), MODE(7) | RXACTIVE | PULLUDDIS},
195820969f3SEgli, Samuel {OFFSET(ddr_d7), MODE(7) | RXACTIVE | PULLUDDIS},
196820969f3SEgli, Samuel {OFFSET(ddr_d8), MODE(7) | RXACTIVE | PULLUDDIS},
197820969f3SEgli, Samuel {OFFSET(ddr_d9), MODE(7) | RXACTIVE | PULLUDDIS},
198820969f3SEgli, Samuel {OFFSET(ddr_d10), MODE(7) | RXACTIVE | PULLUDDIS},
199820969f3SEgli, Samuel {OFFSET(ddr_d11), MODE(7) | RXACTIVE | PULLUDDIS},
200820969f3SEgli, Samuel {OFFSET(ddr_d12), MODE(7) | RXACTIVE | PULLUDDIS},
201820969f3SEgli, Samuel {OFFSET(ddr_d13), MODE(7) | RXACTIVE | PULLUDDIS},
202820969f3SEgli, Samuel {OFFSET(ddr_d14), MODE(7) | RXACTIVE | PULLUDDIS},
203820969f3SEgli, Samuel {OFFSET(ddr_d15), MODE(7) | RXACTIVE | PULLUDDIS},
204820969f3SEgli, Samuel {OFFSET(ddr_dqm0), MODE(7) | RXACTIVE | PULLUDDIS},
205820969f3SEgli, Samuel {OFFSET(ddr_dqm1), MODE(7) | RXACTIVE | PULLUDDIS},
206820969f3SEgli, Samuel {OFFSET(ddr_dqs0), MODE(7) | RXACTIVE | PULLUDDIS},
207820969f3SEgli, Samuel {OFFSET(ddr_dqsn0), MODE(7) | RXACTIVE | PULLUDDIS},
208820969f3SEgli, Samuel {OFFSET(ddr_dqs1), MODE(7) | RXACTIVE | PULLUDDIS},
209820969f3SEgli, Samuel {OFFSET(ddr_dqsn1), MODE(7) | RXACTIVE | PULLUDDIS},
210820969f3SEgli, Samuel {OFFSET(ddr_vref), MODE(7) | RXACTIVE | PULLUDDIS},
211820969f3SEgli, Samuel {OFFSET(ddr_vtp), MODE(7) | RXACTIVE | PULLUDDIS},
212820969f3SEgli, Samuel {OFFSET(ddr_strben0), MODE(7) | RXACTIVE | PULLUDDIS},
213820969f3SEgli, Samuel {OFFSET(ddr_strben1), MODE(7) | RXACTIVE | PULLUDDIS},
214820969f3SEgli, Samuel {OFFSET(ain7), MODE(7) | RXACTIVE | PULLUDDIS},
215820969f3SEgli, Samuel {OFFSET(ain6), MODE(7) | RXACTIVE | PULLUDDIS},
216820969f3SEgli, Samuel {OFFSET(ain5), MODE(7) | RXACTIVE | PULLUDDIS},
217820969f3SEgli, Samuel {OFFSET(ain4), MODE(7) | RXACTIVE | PULLUDDIS},
218820969f3SEgli, Samuel {OFFSET(ain3), MODE(7) | RXACTIVE | PULLUDDIS},
219820969f3SEgli, Samuel {OFFSET(ain2), MODE(7) | RXACTIVE | PULLUDDIS},
220820969f3SEgli, Samuel {OFFSET(ain1), MODE(7) | RXACTIVE | PULLUDDIS},
221820969f3SEgli, Samuel {OFFSET(ain0), MODE(7) | RXACTIVE | PULLUDDIS},
222820969f3SEgli, Samuel {OFFSET(vrefp), MODE(7) | RXACTIVE | PULLUDDIS},
223820969f3SEgli, Samuel {OFFSET(vrefn), MODE(7) | RXACTIVE | PULLUDDIS},
224820969f3SEgli, Samuel /* nRST for SMSC LAN9303 switch - GPIO2_24 */
22561159b76SHeiko Schocher {OFFSET(lcd_pclk), MODE(7) | PULLUDEN | PULLUP_EN }, /* LAN9303 nRST */
226820969f3SEgli, Samuel {-1},
227820969f3SEgli, Samuel };
228820969f3SEgli, Samuel
229820969f3SEgli, Samuel static struct module_pin_mux ethernet_pin_mux[] = {
230820969f3SEgli, Samuel {OFFSET(mii1_col), (MODE(3) | RXACTIVE)},
231820969f3SEgli, Samuel {OFFSET(mii1_crs), (MODE(1) | RXACTIVE)},
232820969f3SEgli, Samuel {OFFSET(mii1_rxerr), (MODE(1) | RXACTIVE)},
233820969f3SEgli, Samuel {OFFSET(mii1_txen), (MODE(1))},
234820969f3SEgli, Samuel {OFFSET(mii1_rxdv), (MODE(3) | RXACTIVE)},
235820969f3SEgli, Samuel {OFFSET(mii1_txd3), (MODE(7) | RXACTIVE)},
236820969f3SEgli, Samuel {OFFSET(mii1_txd2), (MODE(7) | RXACTIVE)},
237820969f3SEgli, Samuel {OFFSET(mii1_txd1), (MODE(1))},
238820969f3SEgli, Samuel {OFFSET(mii1_txd0), (MODE(1))},
239820969f3SEgli, Samuel {OFFSET(mii1_txclk), (MODE(1) | RXACTIVE)},
240820969f3SEgli, Samuel {OFFSET(mii1_rxclk), (MODE(1) | RXACTIVE)},
241820969f3SEgli, Samuel {OFFSET(mii1_rxd3), (MODE(1) | RXACTIVE)},
242820969f3SEgli, Samuel {OFFSET(mii1_rxd2), (MODE(1))},
243820969f3SEgli, Samuel {OFFSET(mii1_rxd1), (MODE(1) | RXACTIVE)},
244820969f3SEgli, Samuel {OFFSET(mii1_rxd0), (MODE(1) | RXACTIVE)},
245820969f3SEgli, Samuel {OFFSET(rmii1_refclk), (MODE(0) | RXACTIVE)},
246820969f3SEgli, Samuel {OFFSET(mdio_data), (MODE(0) | RXACTIVE | PULLUP_EN)},
247820969f3SEgli, Samuel {OFFSET(mdio_clk), (MODE(0) | PULLUP_EN)},
248820969f3SEgli, Samuel {-1},
249820969f3SEgli, Samuel };
250820969f3SEgli, Samuel
enable_uart0_pin_mux(void)251820969f3SEgli, Samuel void enable_uart0_pin_mux(void)
252820969f3SEgli, Samuel {
253820969f3SEgli, Samuel configure_module_pin_mux(uart0_pin_mux);
254820969f3SEgli, Samuel }
255820969f3SEgli, Samuel
enable_uart3_pin_mux(void)256820969f3SEgli, Samuel void enable_uart3_pin_mux(void)
257820969f3SEgli, Samuel {
258820969f3SEgli, Samuel configure_module_pin_mux(uart3_pin_mux);
259820969f3SEgli, Samuel }
260820969f3SEgli, Samuel
enable_i2c0_pin_mux(void)261820969f3SEgli, Samuel void enable_i2c0_pin_mux(void)
262820969f3SEgli, Samuel {
263820969f3SEgli, Samuel configure_module_pin_mux(i2c0_pin_mux);
264820969f3SEgli, Samuel }
265820969f3SEgli, Samuel
enable_board_pin_mux(void)266820969f3SEgli, Samuel void enable_board_pin_mux(void)
267820969f3SEgli, Samuel {
268820969f3SEgli, Samuel enable_uart3_pin_mux();
269820969f3SEgli, Samuel configure_module_pin_mux(nand_pin_mux);
270820969f3SEgli, Samuel configure_module_pin_mux(ethernet_pin_mux);
271820969f3SEgli, Samuel configure_module_pin_mux(gpios_pin_mux);
272820969f3SEgli, Samuel }
273