1820969f3SEgli, Samuel /*
2820969f3SEgli, Samuel * Board functions for TI AM335X based draco board
3820969f3SEgli, Samuel * (C) Copyright 2013 Siemens Schweiz AG
4820969f3SEgli, Samuel * (C) Heiko Schocher, DENX Software Engineering, hs@denx.de.
5820969f3SEgli, Samuel *
6820969f3SEgli, Samuel * Based on:
7820969f3SEgli, Samuel *
8820969f3SEgli, Samuel * Board functions for TI AM335X based boards
9820969f3SEgli, Samuel * u-boot:/board/ti/am335x/board.c
10820969f3SEgli, Samuel *
11820969f3SEgli, Samuel * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
12820969f3SEgli, Samuel *
13820969f3SEgli, Samuel * SPDX-License-Identifier: GPL-2.0+
14820969f3SEgli, Samuel */
15820969f3SEgli, Samuel
16820969f3SEgli, Samuel #include <common.h>
17820969f3SEgli, Samuel #include <errno.h>
18820969f3SEgli, Samuel #include <spl.h>
19820969f3SEgli, Samuel #include <asm/arch/cpu.h>
20820969f3SEgli, Samuel #include <asm/arch/hardware.h>
21820969f3SEgli, Samuel #include <asm/arch/omap.h>
22820969f3SEgli, Samuel #include <asm/arch/ddr_defs.h>
23820969f3SEgli, Samuel #include <asm/arch/clock.h>
24820969f3SEgli, Samuel #include <asm/arch/gpio.h>
25820969f3SEgli, Samuel #include <asm/arch/mmc_host_def.h>
26820969f3SEgli, Samuel #include <asm/arch/sys_proto.h>
276b3943f1SHeiko Schocher #include <asm/arch/mem.h>
28820969f3SEgli, Samuel #include <asm/io.h>
29820969f3SEgli, Samuel #include <asm/emif.h>
30820969f3SEgli, Samuel #include <asm/gpio.h>
31820969f3SEgli, Samuel #include <i2c.h>
32820969f3SEgli, Samuel #include <miiphy.h>
33820969f3SEgli, Samuel #include <cpsw.h>
34820969f3SEgli, Samuel #include <watchdog.h>
35820969f3SEgli, Samuel #include "board.h"
36820969f3SEgli, Samuel #include "../common/factoryset.h"
376b3943f1SHeiko Schocher #include <nand.h>
38820969f3SEgli, Samuel
39820969f3SEgli, Samuel DECLARE_GLOBAL_DATA_PTR;
40820969f3SEgli, Samuel
41820969f3SEgli, Samuel #ifdef CONFIG_SPL_BUILD
42820969f3SEgli, Samuel static struct draco_baseboard_id __attribute__((section(".data"))) settings;
43820969f3SEgli, Samuel
44820969f3SEgli, Samuel #if DDR_PLL_FREQ == 303
456b3943f1SHeiko Schocher #if !defined(CONFIG_TARGET_ETAMIN)
46820969f3SEgli, Samuel /* Default@303MHz-i0 */
47820969f3SEgli, Samuel const struct ddr3_data ddr3_default = {
48820969f3SEgli, Samuel 0x33524444, 0x56312e35, 0x0080, 0x0000, 0x003A, 0x003F, 0x009F,
4961159b76SHeiko Schocher 0x0079, 0x0888A39B, 0x26517FDA, 0x501F84EF, 0x00100206, 0x61A44A32,
50820969f3SEgli, Samuel 0x0000093B, 0x0000014A,
51820969f3SEgli, Samuel "default name @303MHz \0",
52820969f3SEgli, Samuel "default marking \0",
53820969f3SEgli, Samuel };
546b3943f1SHeiko Schocher #else
556b3943f1SHeiko Schocher /* etamin board */
566b3943f1SHeiko Schocher const struct ddr3_data ddr3_default = {
576b3943f1SHeiko Schocher 0x33524444, 0x56312e36, 0x0080, 0x0000, 0x003A, 0x0010, 0x009F,
586b3943f1SHeiko Schocher 0x0050, 0x0888A39B, 0x266D7FDA, 0x501F86AF, 0x00100206, 0x61A44BB2,
596b3943f1SHeiko Schocher 0x0000093B, 0x0000018A,
606b3943f1SHeiko Schocher "test-etamin \0",
616b3943f1SHeiko Schocher "generic-8Gbit \0",
626b3943f1SHeiko Schocher };
636b3943f1SHeiko Schocher #endif
64820969f3SEgli, Samuel #elif DDR_PLL_FREQ == 400
65820969f3SEgli, Samuel /* Default@400MHz-i0 */
66820969f3SEgli, Samuel const struct ddr3_data ddr3_default = {
67820969f3SEgli, Samuel 0x33524444, 0x56312e35, 0x0080, 0x0000, 0x0039, 0x0046, 0x00ab,
68820969f3SEgli, Samuel 0x0080, 0x0AAAA4DB, 0x26307FDA, 0x501F821F, 0x00100207, 0x61A45232,
69820969f3SEgli, Samuel 0x00000618, 0x0000014A,
70820969f3SEgli, Samuel "default name @400MHz \0",
71820969f3SEgli, Samuel "default marking \0",
72820969f3SEgli, Samuel };
73820969f3SEgli, Samuel #endif
74820969f3SEgli, Samuel
set_default_ddr3_timings(void)75820969f3SEgli, Samuel static void set_default_ddr3_timings(void)
76820969f3SEgli, Samuel {
77820969f3SEgli, Samuel printf("Set default DDR3 settings\n");
78820969f3SEgli, Samuel settings.ddr3 = ddr3_default;
79820969f3SEgli, Samuel }
80820969f3SEgli, Samuel
print_ddr3_timings(void)81820969f3SEgli, Samuel static void print_ddr3_timings(void)
82820969f3SEgli, Samuel {
83820969f3SEgli, Samuel printf("\nDDR3\n");
84820969f3SEgli, Samuel printf("clock:\t\t%d MHz\n", DDR_PLL_FREQ);
85820969f3SEgli, Samuel printf("device:\t\t%s\n", settings.ddr3.manu_name);
86820969f3SEgli, Samuel printf("marking:\t%s\n", settings.ddr3.manu_marking);
8761159b76SHeiko Schocher printf("%-20s, %-8s, %-8s, %-4s\n", "timing parameters", "eeprom",
8861159b76SHeiko Schocher "default", "diff");
89820969f3SEgli, Samuel PRINTARGS(magic);
90820969f3SEgli, Samuel PRINTARGS(version);
91820969f3SEgli, Samuel PRINTARGS(ddr3_sratio);
92820969f3SEgli, Samuel PRINTARGS(iclkout);
93820969f3SEgli, Samuel
94820969f3SEgli, Samuel PRINTARGS(dt0rdsratio0);
95820969f3SEgli, Samuel PRINTARGS(dt0wdsratio0);
96820969f3SEgli, Samuel PRINTARGS(dt0fwsratio0);
97820969f3SEgli, Samuel PRINTARGS(dt0wrsratio0);
98820969f3SEgli, Samuel
99820969f3SEgli, Samuel PRINTARGS(sdram_tim1);
100820969f3SEgli, Samuel PRINTARGS(sdram_tim2);
101820969f3SEgli, Samuel PRINTARGS(sdram_tim3);
102820969f3SEgli, Samuel
103820969f3SEgli, Samuel PRINTARGS(emif_ddr_phy_ctlr_1);
104820969f3SEgli, Samuel
105820969f3SEgli, Samuel PRINTARGS(sdram_config);
106820969f3SEgli, Samuel PRINTARGS(ref_ctrl);
107820969f3SEgli, Samuel PRINTARGS(ioctr_val);
108820969f3SEgli, Samuel }
109820969f3SEgli, Samuel
print_chip_data(void)110820969f3SEgli, Samuel static void print_chip_data(void)
111820969f3SEgli, Samuel {
11261159b76SHeiko Schocher struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
11361159b76SHeiko Schocher dpll_mpu_opp100.m = am335x_get_efuse_mpu_max_freq(cdev);
114820969f3SEgli, Samuel printf("\nCPU BOARD\n");
115820969f3SEgli, Samuel printf("device: \t'%s'\n", settings.chip.sdevname);
116820969f3SEgli, Samuel printf("hw version: \t'%s'\n", settings.chip.shwver);
11761159b76SHeiko Schocher printf("max freq: \t%d MHz\n", dpll_mpu_opp100.m);
118820969f3SEgli, Samuel }
119820969f3SEgli, Samuel #endif /* CONFIG_SPL_BUILD */
120820969f3SEgli, Samuel
12102b11f11SHeiko Schocher #define AM335X_NAND_ECC_MASK 0x0f
12202b11f11SHeiko Schocher #define AM335X_NAND_ECC_TYPE_16 0x02
12302b11f11SHeiko Schocher
12402b11f11SHeiko Schocher static int ecc_type;
12502b11f11SHeiko Schocher
12602b11f11SHeiko Schocher struct am335x_nand_geometry {
12702b11f11SHeiko Schocher u32 magic;
12802b11f11SHeiko Schocher u8 nand_geo_addr;
12902b11f11SHeiko Schocher u8 nand_geo_page;
13002b11f11SHeiko Schocher u8 nand_bus;
13102b11f11SHeiko Schocher };
13202b11f11SHeiko Schocher
draco_read_nand_geometry(void)13302b11f11SHeiko Schocher static int draco_read_nand_geometry(void)
13402b11f11SHeiko Schocher {
13502b11f11SHeiko Schocher struct am335x_nand_geometry geo;
13602b11f11SHeiko Schocher
13702b11f11SHeiko Schocher /* Read NAND geometry */
13802b11f11SHeiko Schocher if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0x80, 2,
13902b11f11SHeiko Schocher (uchar *)&geo, sizeof(struct am335x_nand_geometry))) {
14002b11f11SHeiko Schocher printf("Could not read the NAND geomtery; something fundamentally wrong on the I2C bus.\n");
14102b11f11SHeiko Schocher return -EIO;
14202b11f11SHeiko Schocher }
14302b11f11SHeiko Schocher if (geo.magic != 0xa657b310) {
14402b11f11SHeiko Schocher printf("%s: bad magic: %x\n", __func__, geo.magic);
14502b11f11SHeiko Schocher return -EFAULT;
14602b11f11SHeiko Schocher }
14702b11f11SHeiko Schocher if ((geo.nand_bus & AM335X_NAND_ECC_MASK) == AM335X_NAND_ECC_TYPE_16)
14802b11f11SHeiko Schocher ecc_type = 16;
14902b11f11SHeiko Schocher else
15002b11f11SHeiko Schocher ecc_type = 8;
15102b11f11SHeiko Schocher
15202b11f11SHeiko Schocher return 0;
15302b11f11SHeiko Schocher }
15402b11f11SHeiko Schocher
155820969f3SEgli, Samuel /*
156820969f3SEgli, Samuel * Read header information from EEPROM into global structure.
157820969f3SEgli, Samuel */
read_eeprom(void)158820969f3SEgli, Samuel static int read_eeprom(void)
159820969f3SEgli, Samuel {
160820969f3SEgli, Samuel /* Check if baseboard eeprom is available */
161820969f3SEgli, Samuel if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
162820969f3SEgli, Samuel printf("Could not probe the EEPROM; something fundamentally wrong on the I2C bus.\n");
163820969f3SEgli, Samuel return 1;
164820969f3SEgli, Samuel }
165820969f3SEgli, Samuel
166820969f3SEgli, Samuel #ifdef CONFIG_SPL_BUILD
167820969f3SEgli, Samuel /* Read Siemens eeprom data (DDR3) */
168820969f3SEgli, Samuel if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, EEPROM_ADDR_DDR3, 2,
169820969f3SEgli, Samuel (uchar *)&settings.ddr3, sizeof(struct ddr3_data))) {
170820969f3SEgli, Samuel printf("Could not read the EEPROM; something fundamentally wrong on the I2C bus.\nUse default DDR3 timings\n");
171820969f3SEgli, Samuel set_default_ddr3_timings();
172820969f3SEgli, Samuel }
173820969f3SEgli, Samuel /* Read Siemens eeprom data (CHIP) */
174820969f3SEgli, Samuel if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, EEPROM_ADDR_CHIP, 2,
175820969f3SEgli, Samuel (uchar *)&settings.chip, sizeof(settings.chip)))
176820969f3SEgli, Samuel printf("Could not read chip settings\n");
177820969f3SEgli, Samuel
178820969f3SEgli, Samuel if (ddr3_default.magic == settings.ddr3.magic &&
179820969f3SEgli, Samuel ddr3_default.version == settings.ddr3.version) {
180820969f3SEgli, Samuel printf("Using DDR3 settings from EEPROM\n");
181820969f3SEgli, Samuel } else {
182820969f3SEgli, Samuel if (ddr3_default.magic != settings.ddr3.magic)
183820969f3SEgli, Samuel printf("Warning: No valid DDR3 data in eeprom.\n");
184820969f3SEgli, Samuel if (ddr3_default.version != settings.ddr3.version)
185820969f3SEgli, Samuel printf("Warning: DDR3 data version does not match.\n");
186820969f3SEgli, Samuel
187820969f3SEgli, Samuel printf("Using default settings\n");
188820969f3SEgli, Samuel set_default_ddr3_timings();
189820969f3SEgli, Samuel }
190820969f3SEgli, Samuel
191820969f3SEgli, Samuel if (MAGIC_CHIP == settings.chip.magic)
192820969f3SEgli, Samuel print_chip_data();
193820969f3SEgli, Samuel else
194820969f3SEgli, Samuel printf("Warning: No chip data in eeprom\n");
195820969f3SEgli, Samuel
196820969f3SEgli, Samuel print_ddr3_timings();
19702b11f11SHeiko Schocher
19802b11f11SHeiko Schocher return draco_read_nand_geometry();
199820969f3SEgli, Samuel #endif
200820969f3SEgli, Samuel return 0;
201820969f3SEgli, Samuel }
202820969f3SEgli, Samuel
203820969f3SEgli, Samuel #ifdef CONFIG_SPL_BUILD
board_init_ddr(void)204820969f3SEgli, Samuel static void board_init_ddr(void)
205820969f3SEgli, Samuel {
206820969f3SEgli, Samuel struct emif_regs draco_ddr3_emif_reg_data = {
207820969f3SEgli, Samuel .zq_config = 0x50074BE4,
208820969f3SEgli, Samuel };
209820969f3SEgli, Samuel
210820969f3SEgli, Samuel struct ddr_data draco_ddr3_data = {
211820969f3SEgli, Samuel };
212820969f3SEgli, Samuel
213820969f3SEgli, Samuel struct cmd_control draco_ddr3_cmd_ctrl_data = {
214820969f3SEgli, Samuel };
215820969f3SEgli, Samuel
216820969f3SEgli, Samuel struct ctrl_ioregs draco_ddr3_ioregs = {
217820969f3SEgli, Samuel };
218820969f3SEgli, Samuel
219820969f3SEgli, Samuel /* pass values from eeprom */
220820969f3SEgli, Samuel draco_ddr3_emif_reg_data.sdram_tim1 = settings.ddr3.sdram_tim1;
221820969f3SEgli, Samuel draco_ddr3_emif_reg_data.sdram_tim2 = settings.ddr3.sdram_tim2;
222820969f3SEgli, Samuel draco_ddr3_emif_reg_data.sdram_tim3 = settings.ddr3.sdram_tim3;
223820969f3SEgli, Samuel draco_ddr3_emif_reg_data.emif_ddr_phy_ctlr_1 =
224820969f3SEgli, Samuel settings.ddr3.emif_ddr_phy_ctlr_1;
225820969f3SEgli, Samuel draco_ddr3_emif_reg_data.sdram_config = settings.ddr3.sdram_config;
2266b3943f1SHeiko Schocher draco_ddr3_emif_reg_data.sdram_config2 = 0x08000000;
227820969f3SEgli, Samuel draco_ddr3_emif_reg_data.ref_ctrl = settings.ddr3.ref_ctrl;
228820969f3SEgli, Samuel
229820969f3SEgli, Samuel draco_ddr3_data.datardsratio0 = settings.ddr3.dt0rdsratio0;
230820969f3SEgli, Samuel draco_ddr3_data.datawdsratio0 = settings.ddr3.dt0wdsratio0;
231820969f3SEgli, Samuel draco_ddr3_data.datafwsratio0 = settings.ddr3.dt0fwsratio0;
232820969f3SEgli, Samuel draco_ddr3_data.datawrsratio0 = settings.ddr3.dt0wrsratio0;
233820969f3SEgli, Samuel
234820969f3SEgli, Samuel draco_ddr3_cmd_ctrl_data.cmd0csratio = settings.ddr3.ddr3_sratio;
235820969f3SEgli, Samuel draco_ddr3_cmd_ctrl_data.cmd0iclkout = settings.ddr3.iclkout;
236820969f3SEgli, Samuel draco_ddr3_cmd_ctrl_data.cmd1csratio = settings.ddr3.ddr3_sratio;
237820969f3SEgli, Samuel draco_ddr3_cmd_ctrl_data.cmd1iclkout = settings.ddr3.iclkout;
238820969f3SEgli, Samuel draco_ddr3_cmd_ctrl_data.cmd2csratio = settings.ddr3.ddr3_sratio;
239820969f3SEgli, Samuel draco_ddr3_cmd_ctrl_data.cmd2iclkout = settings.ddr3.iclkout;
240820969f3SEgli, Samuel
241820969f3SEgli, Samuel draco_ddr3_ioregs.cm0ioctl = settings.ddr3.ioctr_val,
242820969f3SEgli, Samuel draco_ddr3_ioregs.cm1ioctl = settings.ddr3.ioctr_val,
243820969f3SEgli, Samuel draco_ddr3_ioregs.cm2ioctl = settings.ddr3.ioctr_val,
244820969f3SEgli, Samuel draco_ddr3_ioregs.dt0ioctl = settings.ddr3.ioctr_val,
245820969f3SEgli, Samuel draco_ddr3_ioregs.dt1ioctl = settings.ddr3.ioctr_val,
246820969f3SEgli, Samuel
247820969f3SEgli, Samuel config_ddr(DDR_PLL_FREQ, &draco_ddr3_ioregs, &draco_ddr3_data,
248820969f3SEgli, Samuel &draco_ddr3_cmd_ctrl_data, &draco_ddr3_emif_reg_data, 0);
249820969f3SEgli, Samuel }
250820969f3SEgli, Samuel
spl_siemens_board_init(void)251820969f3SEgli, Samuel static void spl_siemens_board_init(void)
252820969f3SEgli, Samuel {
253820969f3SEgli, Samuel return;
254820969f3SEgli, Samuel }
255820969f3SEgli, Samuel #endif /* if def CONFIG_SPL_BUILD */
256820969f3SEgli, Samuel
25761159b76SHeiko Schocher #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)25861159b76SHeiko Schocher int board_late_init(void)
25961159b76SHeiko Schocher {
26002b11f11SHeiko Schocher int ret;
26102b11f11SHeiko Schocher
26202b11f11SHeiko Schocher ret = draco_read_nand_geometry();
26302b11f11SHeiko Schocher if (ret != 0)
26402b11f11SHeiko Schocher return ret;
26502b11f11SHeiko Schocher
26602b11f11SHeiko Schocher nand_curr_device = 0;
26702b11f11SHeiko Schocher omap_nand_switch_ecc(1, ecc_type);
2686b3943f1SHeiko Schocher #ifdef CONFIG_TARGET_ETAMIN
2696b3943f1SHeiko Schocher nand_curr_device = 1;
2706b3943f1SHeiko Schocher omap_nand_switch_ecc(1, ecc_type);
2716b3943f1SHeiko Schocher #endif
27261159b76SHeiko Schocher #ifdef CONFIG_FACTORYSET
27361159b76SHeiko Schocher /* Set ASN in environment*/
27461159b76SHeiko Schocher if (factory_dat.asn[0] != 0) {
275*382bee57SSimon Glass env_set("dtb_name", (char *)factory_dat.asn);
27661159b76SHeiko Schocher } else {
27761159b76SHeiko Schocher /* dtb suffix gets added in load script */
278*382bee57SSimon Glass env_set("dtb_name", "am335x-draco");
27961159b76SHeiko Schocher }
28061159b76SHeiko Schocher #else
281*382bee57SSimon Glass env_set("dtb_name", "am335x-draco");
28261159b76SHeiko Schocher #endif
28361159b76SHeiko Schocher
28461159b76SHeiko Schocher return 0;
28561159b76SHeiko Schocher }
28661159b76SHeiko Schocher #endif
28761159b76SHeiko Schocher
288820969f3SEgli, Samuel #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
289820969f3SEgli, Samuel (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
cpsw_control(int enabled)290820969f3SEgli, Samuel static void cpsw_control(int enabled)
291820969f3SEgli, Samuel {
292820969f3SEgli, Samuel /* VTP can be added here */
293820969f3SEgli, Samuel
294820969f3SEgli, Samuel return;
295820969f3SEgli, Samuel }
296820969f3SEgli, Samuel
297820969f3SEgli, Samuel static struct cpsw_slave_data cpsw_slaves[] = {
298820969f3SEgli, Samuel {
299820969f3SEgli, Samuel .slave_reg_ofs = 0x208,
300820969f3SEgli, Samuel .sliver_reg_ofs = 0xd80,
301820969f3SEgli, Samuel .phy_addr = 0,
302820969f3SEgli, Samuel .phy_if = PHY_INTERFACE_MODE_MII,
303820969f3SEgli, Samuel },
304820969f3SEgli, Samuel };
305820969f3SEgli, Samuel
306820969f3SEgli, Samuel static struct cpsw_platform_data cpsw_data = {
307820969f3SEgli, Samuel .mdio_base = CPSW_MDIO_BASE,
308820969f3SEgli, Samuel .cpsw_base = CPSW_BASE,
309820969f3SEgli, Samuel .mdio_div = 0xff,
310820969f3SEgli, Samuel .channels = 4,
311820969f3SEgli, Samuel .cpdma_reg_ofs = 0x800,
312820969f3SEgli, Samuel .slaves = 1,
313820969f3SEgli, Samuel .slave_data = cpsw_slaves,
314820969f3SEgli, Samuel .ale_reg_ofs = 0xd00,
315820969f3SEgli, Samuel .ale_entries = 1024,
316820969f3SEgli, Samuel .host_port_reg_ofs = 0x108,
317820969f3SEgli, Samuel .hw_stats_reg_ofs = 0x900,
318820969f3SEgli, Samuel .bd_ram_ofs = 0x2000,
319820969f3SEgli, Samuel .mac_control = (1 << 5),
320820969f3SEgli, Samuel .control = cpsw_control,
321820969f3SEgli, Samuel .host_port_num = 0,
322820969f3SEgli, Samuel .version = CPSW_CTRL_VERSION_2,
323820969f3SEgli, Samuel };
324820969f3SEgli, Samuel
325820969f3SEgli, Samuel #if defined(CONFIG_DRIVER_TI_CPSW) || \
32695de1e2fSPaul Kocialkowski (defined(CONFIG_USB_ETHER) && defined(CONFIG_USB_MUSB_GADGET))
board_eth_init(bd_t * bis)327820969f3SEgli, Samuel int board_eth_init(bd_t *bis)
328820969f3SEgli, Samuel {
329820969f3SEgli, Samuel struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
330820969f3SEgli, Samuel int n = 0;
331820969f3SEgli, Samuel int rv;
332820969f3SEgli, Samuel
333*382bee57SSimon Glass factoryset_env_set();
334820969f3SEgli, Samuel
335820969f3SEgli, Samuel /* Set rgmii mode and enable rmii clock to be sourced from chip */
336820969f3SEgli, Samuel writel((RMII_MODE_ENABLE | RMII_CHIPCKL_ENABLE), &cdev->miisel);
337820969f3SEgli, Samuel
338820969f3SEgli, Samuel rv = cpsw_register(&cpsw_data);
339820969f3SEgli, Samuel if (rv < 0)
340820969f3SEgli, Samuel printf("Error %d registering CPSW switch\n", rv);
341820969f3SEgli, Samuel else
342820969f3SEgli, Samuel n += rv;
343820969f3SEgli, Samuel return n;
344820969f3SEgli, Samuel }
345820969f3SEgli, Samuel
do_switch_reset(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])346820969f3SEgli, Samuel static int do_switch_reset(cmd_tbl_t *cmdtp, int flag, int argc,
347820969f3SEgli, Samuel char *const argv[])
348820969f3SEgli, Samuel {
349820969f3SEgli, Samuel /* Reset SMSC LAN9303 switch for default configuration */
350820969f3SEgli, Samuel gpio_request(GPIO_LAN9303_NRST, "nRST");
351820969f3SEgli, Samuel gpio_direction_output(GPIO_LAN9303_NRST, 0);
352820969f3SEgli, Samuel /* assert active low reset for 200us */
353820969f3SEgli, Samuel udelay(200);
354820969f3SEgli, Samuel gpio_set_value(GPIO_LAN9303_NRST, 1);
355820969f3SEgli, Samuel
356820969f3SEgli, Samuel return 0;
357820969f3SEgli, Samuel };
358820969f3SEgli, Samuel
359820969f3SEgli, Samuel U_BOOT_CMD(
360820969f3SEgli, Samuel switch_rst, CONFIG_SYS_MAXARGS, 1, do_switch_reset,
361820969f3SEgli, Samuel "Reset LAN9303 switch via its reset pin",
362820969f3SEgli, Samuel ""
363820969f3SEgli, Samuel );
364820969f3SEgli, Samuel #endif /* #if defined(CONFIG_DRIVER_TI_CPSW) */
365820969f3SEgli, Samuel #endif /* #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) */
366820969f3SEgli, Samuel
3676b3943f1SHeiko Schocher #ifdef CONFIG_NAND_CS_INIT
3686b3943f1SHeiko Schocher /* GPMC definitions for second nand cs1 */
3696b3943f1SHeiko Schocher static const u32 gpmc_nand_config[] = {
3706b3943f1SHeiko Schocher ETAMIN_NAND_GPMC_CONFIG1,
3716b3943f1SHeiko Schocher ETAMIN_NAND_GPMC_CONFIG2,
3726b3943f1SHeiko Schocher ETAMIN_NAND_GPMC_CONFIG3,
3736b3943f1SHeiko Schocher ETAMIN_NAND_GPMC_CONFIG4,
3746b3943f1SHeiko Schocher ETAMIN_NAND_GPMC_CONFIG5,
3756b3943f1SHeiko Schocher ETAMIN_NAND_GPMC_CONFIG6,
3766b3943f1SHeiko Schocher /*CONFIG7- computed as params */
3776b3943f1SHeiko Schocher };
3786b3943f1SHeiko Schocher
board_nand_cs_init(void)3796b3943f1SHeiko Schocher static void board_nand_cs_init(void)
3806b3943f1SHeiko Schocher {
3816b3943f1SHeiko Schocher enable_gpmc_cs_config(gpmc_nand_config, &gpmc_cfg->cs[1],
3826b3943f1SHeiko Schocher 0x18000000, GPMC_SIZE_16M);
3836b3943f1SHeiko Schocher }
3846b3943f1SHeiko Schocher #endif
3856b3943f1SHeiko Schocher
386820969f3SEgli, Samuel #include "../common/board.c"
387