xref: /rk3399_rockchip-uboot/board/seco/common/mx6.c (revision 058d23168752c2a2ec0a6c3b50296cb5b91ec6d0)
1*058d2316SBoris BREZILLON /*
2*058d2316SBoris BREZILLON  * Copyright (C) 2013 Freescale Semiconductor, Inc.
3*058d2316SBoris BREZILLON  * Copyright (C) 2015 ECA Sinters
4*058d2316SBoris BREZILLON  *
5*058d2316SBoris BREZILLON  * Author: Fabio Estevam <fabio.estevam@freescale.com>
6*058d2316SBoris BREZILLON  * Modified by: Boris Brezillon <boris.brezillon@free-electrons.com>
7*058d2316SBoris BREZILLON  *
8*058d2316SBoris BREZILLON  * SPDX-License-Identifier:	GPL-2.0+
9*058d2316SBoris BREZILLON  */
10*058d2316SBoris BREZILLON 
11*058d2316SBoris BREZILLON #include <asm/arch/clock.h>
12*058d2316SBoris BREZILLON #include <asm/arch/imx-regs.h>
13*058d2316SBoris BREZILLON #include <asm/arch/iomux.h>
14*058d2316SBoris BREZILLON #include <asm/arch/mx6-pins.h>
15*058d2316SBoris BREZILLON #include <asm/errno.h>
16*058d2316SBoris BREZILLON #include <asm/gpio.h>
17*058d2316SBoris BREZILLON #include <asm/imx-common/iomux-v3.h>
18*058d2316SBoris BREZILLON #include <asm/imx-common/boot_mode.h>
19*058d2316SBoris BREZILLON #include <mmc.h>
20*058d2316SBoris BREZILLON #include <fsl_esdhc.h>
21*058d2316SBoris BREZILLON #include <miiphy.h>
22*058d2316SBoris BREZILLON #include <netdev.h>
23*058d2316SBoris BREZILLON #include <asm/arch/mxc_hdmi.h>
24*058d2316SBoris BREZILLON #include <asm/arch/crm_regs.h>
25*058d2316SBoris BREZILLON #include <linux/fb.h>
26*058d2316SBoris BREZILLON #include <ipu_pixfmt.h>
27*058d2316SBoris BREZILLON #include <asm/io.h>
28*058d2316SBoris BREZILLON #include <asm/arch/sys_proto.h>
29*058d2316SBoris BREZILLON #include <micrel.h>
30*058d2316SBoris BREZILLON #include <asm/imx-common/mxc_i2c.h>
31*058d2316SBoris BREZILLON #include <i2c.h>
32*058d2316SBoris BREZILLON 
33*058d2316SBoris BREZILLON #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
34*058d2316SBoris BREZILLON 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
35*058d2316SBoris BREZILLON 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
36*058d2316SBoris BREZILLON 
37*058d2316SBoris BREZILLON static iomux_v3_cfg_t const uart2_pads[] = {
38*058d2316SBoris BREZILLON 	MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
39*058d2316SBoris BREZILLON 	MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
40*058d2316SBoris BREZILLON };
41*058d2316SBoris BREZILLON 
42*058d2316SBoris BREZILLON void seco_mx6_setup_uart_iomux(void)
43*058d2316SBoris BREZILLON {
44*058d2316SBoris BREZILLON 	imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
45*058d2316SBoris BREZILLON }
46*058d2316SBoris BREZILLON 
47*058d2316SBoris BREZILLON #define ENET_PAD_CTRL	(PAD_CTL_PUS_47K_UP |	\
48*058d2316SBoris BREZILLON 			 PAD_CTL_SPEED_MED |	\
49*058d2316SBoris BREZILLON 			 PAD_CTL_DSE_40ohm |	\
50*058d2316SBoris BREZILLON 			 PAD_CTL_HYS)
51*058d2316SBoris BREZILLON 
52*058d2316SBoris BREZILLON static iomux_v3_cfg_t const enet_pads[] = {
53*058d2316SBoris BREZILLON 	MX6_PAD_ENET_MDIO__ENET_MDIO		| MUX_PAD_CTRL(ENET_PAD_CTRL),
54*058d2316SBoris BREZILLON 	MX6_PAD_ENET_MDC__ENET_MDC		| MUX_PAD_CTRL(ENET_PAD_CTRL),
55*058d2316SBoris BREZILLON 	MX6_PAD_RGMII_TXC__RGMII_TXC		| MUX_PAD_CTRL(ENET_PAD_CTRL),
56*058d2316SBoris BREZILLON 	MX6_PAD_RGMII_TD0__RGMII_TD0		| MUX_PAD_CTRL(ENET_PAD_CTRL),
57*058d2316SBoris BREZILLON 	MX6_PAD_RGMII_TD1__RGMII_TD1		| MUX_PAD_CTRL(ENET_PAD_CTRL),
58*058d2316SBoris BREZILLON 	MX6_PAD_RGMII_TD2__RGMII_TD2		| MUX_PAD_CTRL(ENET_PAD_CTRL),
59*058d2316SBoris BREZILLON 	MX6_PAD_RGMII_TD3__RGMII_TD3		| MUX_PAD_CTRL(ENET_PAD_CTRL),
60*058d2316SBoris BREZILLON 	MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
61*058d2316SBoris BREZILLON 	MX6_PAD_ENET_REF_CLK__ENET_TX_CLK	| MUX_PAD_CTRL(ENET_PAD_CTRL),
62*058d2316SBoris BREZILLON 	MX6_PAD_RGMII_RXC__RGMII_RXC		| MUX_PAD_CTRL(ENET_PAD_CTRL),
63*058d2316SBoris BREZILLON 	MX6_PAD_RGMII_RD0__RGMII_RD0		| MUX_PAD_CTRL(ENET_PAD_CTRL),
64*058d2316SBoris BREZILLON 	MX6_PAD_RGMII_RD1__RGMII_RD1		| MUX_PAD_CTRL(ENET_PAD_CTRL),
65*058d2316SBoris BREZILLON 	MX6_PAD_RGMII_RD2__RGMII_RD2		| MUX_PAD_CTRL(ENET_PAD_CTRL),
66*058d2316SBoris BREZILLON 	MX6_PAD_RGMII_RD3__RGMII_RD3		| MUX_PAD_CTRL(ENET_PAD_CTRL),
67*058d2316SBoris BREZILLON 	MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
68*058d2316SBoris BREZILLON };
69*058d2316SBoris BREZILLON 
70*058d2316SBoris BREZILLON void seco_mx6_setup_enet_iomux(void)
71*058d2316SBoris BREZILLON {
72*058d2316SBoris BREZILLON 	imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
73*058d2316SBoris BREZILLON }
74*058d2316SBoris BREZILLON 
75*058d2316SBoris BREZILLON int seco_mx6_rgmii_rework(struct phy_device *phydev)
76*058d2316SBoris BREZILLON {
77*058d2316SBoris BREZILLON 	/* control data pad skew - devaddr = 0x02, register = 0x04 */
78*058d2316SBoris BREZILLON 	ksz9031_phy_extended_write(phydev, 0x02,
79*058d2316SBoris BREZILLON 				   MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW,
80*058d2316SBoris BREZILLON 				   MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
81*058d2316SBoris BREZILLON 	/* rx data pad skew - devaddr = 0x02, register = 0x05 */
82*058d2316SBoris BREZILLON 	ksz9031_phy_extended_write(phydev, 0x02,
83*058d2316SBoris BREZILLON 				   MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW,
84*058d2316SBoris BREZILLON 				   MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
85*058d2316SBoris BREZILLON 	/* tx data pad skew - devaddr = 0x02, register = 0x05 */
86*058d2316SBoris BREZILLON 	ksz9031_phy_extended_write(phydev, 0x02,
87*058d2316SBoris BREZILLON 				   MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW,
88*058d2316SBoris BREZILLON 				   MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
89*058d2316SBoris BREZILLON 
90*058d2316SBoris BREZILLON 	/* gtx and rx clock pad skew - devaddr = 0x02, register = 0x08 */
91*058d2316SBoris BREZILLON 	ksz9031_phy_extended_write(phydev, 0x02,
92*058d2316SBoris BREZILLON 				   MII_KSZ9031_EXT_RGMII_CLOCK_SKEW,
93*058d2316SBoris BREZILLON 				   MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x03FF);
94*058d2316SBoris BREZILLON 	return 0;
95*058d2316SBoris BREZILLON }
96*058d2316SBoris BREZILLON 
97*058d2316SBoris BREZILLON #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |	\
98*058d2316SBoris BREZILLON 			PAD_CTL_SPEED_LOW |	\
99*058d2316SBoris BREZILLON 			PAD_CTL_DSE_80ohm |	\
100*058d2316SBoris BREZILLON 			PAD_CTL_SRE_FAST  |	\
101*058d2316SBoris BREZILLON 			PAD_CTL_HYS)
102*058d2316SBoris BREZILLON 
103*058d2316SBoris BREZILLON static iomux_v3_cfg_t const usdhc3_pads[] = {
104*058d2316SBoris BREZILLON 	MX6_PAD_SD3_CLK__SD3_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
105*058d2316SBoris BREZILLON 	MX6_PAD_SD3_CMD__SD3_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
106*058d2316SBoris BREZILLON 	MX6_PAD_SD3_DAT0__SD3_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
107*058d2316SBoris BREZILLON 	MX6_PAD_SD3_DAT1__SD3_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
108*058d2316SBoris BREZILLON 	MX6_PAD_SD3_DAT2__SD3_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
109*058d2316SBoris BREZILLON 	MX6_PAD_SD3_DAT3__SD3_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
110*058d2316SBoris BREZILLON };
111*058d2316SBoris BREZILLON 
112*058d2316SBoris BREZILLON static iomux_v3_cfg_t const usdhc4_pads[] = {
113*058d2316SBoris BREZILLON 	MX6_PAD_SD4_CLK__SD4_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
114*058d2316SBoris BREZILLON 	MX6_PAD_SD4_CMD__SD4_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
115*058d2316SBoris BREZILLON 	MX6_PAD_SD4_DAT0__SD4_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
116*058d2316SBoris BREZILLON 	MX6_PAD_SD4_DAT1__SD4_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
117*058d2316SBoris BREZILLON 	MX6_PAD_SD4_DAT2__SD4_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
118*058d2316SBoris BREZILLON 	MX6_PAD_SD4_DAT3__SD4_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
119*058d2316SBoris BREZILLON };
120*058d2316SBoris BREZILLON 
121*058d2316SBoris BREZILLON void seco_mx6_setup_usdhc_iomux(int id)
122*058d2316SBoris BREZILLON {
123*058d2316SBoris BREZILLON 	switch (id) {
124*058d2316SBoris BREZILLON 	case 3:
125*058d2316SBoris BREZILLON 		imx_iomux_v3_setup_multiple_pads(usdhc3_pads,
126*058d2316SBoris BREZILLON 						 ARRAY_SIZE(usdhc3_pads));
127*058d2316SBoris BREZILLON 		break;
128*058d2316SBoris BREZILLON 
129*058d2316SBoris BREZILLON 	case 4:
130*058d2316SBoris BREZILLON 		imx_iomux_v3_setup_multiple_pads(usdhc4_pads,
131*058d2316SBoris BREZILLON 						 ARRAY_SIZE(usdhc4_pads));
132*058d2316SBoris BREZILLON 		break;
133*058d2316SBoris BREZILLON 
134*058d2316SBoris BREZILLON 	default:
135*058d2316SBoris BREZILLON 		printf("Warning: invalid usdhc id (%d)\n", id);
136*058d2316SBoris BREZILLON 		break;
137*058d2316SBoris BREZILLON 	}
138*058d2316SBoris BREZILLON }
139