1143b518dSKumar Gala /* 2143b518dSKumar Gala * Copyright 2008 Freescale Semiconductor, Inc. 3143b518dSKumar Gala * 4143b518dSKumar Gala * (C) Copyright 2000 5143b518dSKumar Gala * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 6143b518dSKumar Gala * 7143b518dSKumar Gala * See file CREDITS for list of people who contributed to this 8143b518dSKumar Gala * project. 9143b518dSKumar Gala * 10143b518dSKumar Gala * This program is free software; you can redistribute it and/or 11143b518dSKumar Gala * modify it under the terms of the GNU General Public License as 12143b518dSKumar Gala * published by the Free Software Foundation; either version 2 of 13143b518dSKumar Gala * the License, or (at your option) any later version. 14143b518dSKumar Gala * 15143b518dSKumar Gala * This program is distributed in the hope that it will be useful, 16143b518dSKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 17143b518dSKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18143b518dSKumar Gala * GNU General Public License for more details. 19143b518dSKumar Gala * 20143b518dSKumar Gala * You should have received a copy of the GNU General Public License 21143b518dSKumar Gala * along with this program; if not, write to the Free Software 22143b518dSKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23143b518dSKumar Gala * MA 02111-1307 USA 24143b518dSKumar Gala */ 25143b518dSKumar Gala 26143b518dSKumar Gala #include <common.h> 27143b518dSKumar Gala #include <asm/mmu.h> 28143b518dSKumar Gala 29143b518dSKumar Gala struct fsl_e_tlb_entry tlb_table[] = { 30143b518dSKumar Gala /* TLB 0 - for temp stack in cache */ 316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR, 32143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 33143b518dSKumar Gala 0, 0, BOOKE_PAGESZ_4K, 0), 34ded58f41SPaul Gortmaker SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 35ded58f41SPaul Gortmaker CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 36143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 37143b518dSKumar Gala 0, 0, BOOKE_PAGESZ_4K, 0), 38ded58f41SPaul Gortmaker SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 39ded58f41SPaul Gortmaker CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 40143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 41143b518dSKumar Gala 0, 0, BOOKE_PAGESZ_4K, 0), 42ded58f41SPaul Gortmaker SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, 43ded58f41SPaul Gortmaker CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, 44143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 45143b518dSKumar Gala 0, 0, BOOKE_PAGESZ_4K, 0), 46143b518dSKumar Gala 47143b518dSKumar Gala /* 489b3ba24fSPaul Gortmaker * TLB 0: 64M Non-cacheable, guarded 499b3ba24fSPaul Gortmaker * 0xfc000000 56M 8MB -> 64MB of user flash 509b3ba24fSPaul Gortmaker * 0xff800000 8M boot FLASH 51143b518dSKumar Gala * Out of reset this entry is only 4K. 52143b518dSKumar Gala */ 539b3ba24fSPaul Gortmaker SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x800000, 549b3ba24fSPaul Gortmaker CONFIG_SYS_ALT_FLASH + 0x800000, 55143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 569b3ba24fSPaul Gortmaker 0, 0, BOOKE_PAGESZ_64M, 1), 57143b518dSKumar Gala 58143b518dSKumar Gala /* 59*fdc7eb90SPaul Gortmaker * TLB 1: 1G Non-cacheable, guarded 60*fdc7eb90SPaul Gortmaker * 0x80000000 512M PCI1 MEM 61*fdc7eb90SPaul Gortmaker * 0xa0000000 512M PCIe MEM 62143b518dSKumar Gala */ 63*fdc7eb90SPaul Gortmaker SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS, 64143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 65*fdc7eb90SPaul Gortmaker 0, 1, BOOKE_PAGESZ_1G, 1), 66143b518dSKumar Gala 67143b518dSKumar Gala /* 68*fdc7eb90SPaul Gortmaker * TLB 2: 256M Cacheable, non-guarded 69143b518dSKumar Gala * 0x0 256M DDR SDRAM 70143b518dSKumar Gala */ 71143b518dSKumar Gala #if !defined(CONFIG_SPD_EEPROM) 726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE, 73143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 74*fdc7eb90SPaul Gortmaker 0, 2, BOOKE_PAGESZ_256M, 1), 75143b518dSKumar Gala #endif 76143b518dSKumar Gala 77143b518dSKumar Gala /* 78*fdc7eb90SPaul Gortmaker * TLB 3: 64M Non-cacheable, guarded 79143b518dSKumar Gala * 0xe0000000 1M CCSRBAR 80*fdc7eb90SPaul Gortmaker * 0xe2000000 8M PCI1 IO 81*fdc7eb90SPaul Gortmaker * 0xe2800000 8M PCIe IO 82143b518dSKumar Gala */ 836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS, 84143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 85*fdc7eb90SPaul Gortmaker 0, 3, BOOKE_PAGESZ_64M, 1), 86143b518dSKumar Gala 87143b518dSKumar Gala /* 88*fdc7eb90SPaul Gortmaker * TLB 4: 64M Cacheable, non-guarded 8911d5a629SPaul Gortmaker * 0xf0000000 64M LBC SDRAM First half 90143b518dSKumar Gala */ 916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE, 92143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 93*fdc7eb90SPaul Gortmaker 0, 4, BOOKE_PAGESZ_64M, 1), 94143b518dSKumar Gala 95143b518dSKumar Gala /* 96*fdc7eb90SPaul Gortmaker * TLB 5: 64M Cacheable, non-guarded 9711d5a629SPaul Gortmaker * 0xf4000000 64M LBC SDRAM Second half 9811d5a629SPaul Gortmaker */ 9911d5a629SPaul Gortmaker SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000, 10011d5a629SPaul Gortmaker CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000, 10111d5a629SPaul Gortmaker MAS3_SX|MAS3_SW|MAS3_SR, 0, 102*fdc7eb90SPaul Gortmaker 0, 5, BOOKE_PAGESZ_64M, 1), 10311d5a629SPaul Gortmaker 10411d5a629SPaul Gortmaker /* 105*fdc7eb90SPaul Gortmaker * TLB 6: 16M Cacheable, non-guarded 106143b518dSKumar Gala * 0xf8000000 1M 7-segment LED display 107143b518dSKumar Gala * 0xf8100000 1M User switches 108143b518dSKumar Gala * 0xf8300000 1M Board revision 109143b518dSKumar Gala * 0xf8b00000 1M EEPROM 110143b518dSKumar Gala */ 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(1, CONFIG_SYS_EPLD_BASE, CONFIG_SYS_EPLD_BASE, 112143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 113*fdc7eb90SPaul Gortmaker 0, 6, BOOKE_PAGESZ_16M, 1), 1149b3ba24fSPaul Gortmaker 1159b3ba24fSPaul Gortmaker /* 116*fdc7eb90SPaul Gortmaker * TLB 7: 4M Non-cacheable, guarded 1179b3ba24fSPaul Gortmaker * 0xfb800000 4M 1st 4MB block of 64MB user FLASH 1189b3ba24fSPaul Gortmaker */ 1199b3ba24fSPaul Gortmaker SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH, CONFIG_SYS_ALT_FLASH, 1209b3ba24fSPaul Gortmaker MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 121*fdc7eb90SPaul Gortmaker 0, 7, BOOKE_PAGESZ_4M, 1), 1229b3ba24fSPaul Gortmaker 1239b3ba24fSPaul Gortmaker /* 124*fdc7eb90SPaul Gortmaker * TLB 8: 4M Non-cacheable, guarded 1259b3ba24fSPaul Gortmaker * 0xfbc00000 4M 2nd 4MB block of 64MB user FLASH 1269b3ba24fSPaul Gortmaker */ 1279b3ba24fSPaul Gortmaker SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x400000, 1289b3ba24fSPaul Gortmaker CONFIG_SYS_ALT_FLASH + 0x400000, 1299b3ba24fSPaul Gortmaker MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 130*fdc7eb90SPaul Gortmaker 0, 8, BOOKE_PAGESZ_4M, 1), 1319b3ba24fSPaul Gortmaker 132143b518dSKumar Gala }; 133143b518dSKumar Gala 134143b518dSKumar Gala int num_tlb_entries = ARRAY_SIZE(tlb_table); 135