xref: /rk3399_rockchip-uboot/board/sbc8548/tlb.c (revision f0aec4ea3301f7db3a691ec0cbb5230e99cceb34)
1143b518dSKumar Gala /*
2143b518dSKumar Gala  * Copyright 2008 Freescale Semiconductor, Inc.
3143b518dSKumar Gala  *
4143b518dSKumar Gala  * (C) Copyright 2000
5143b518dSKumar Gala  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6143b518dSKumar Gala  *
7143b518dSKumar Gala  * See file CREDITS for list of people who contributed to this
8143b518dSKumar Gala  * project.
9143b518dSKumar Gala  *
10143b518dSKumar Gala  * This program is free software; you can redistribute it and/or
11143b518dSKumar Gala  * modify it under the terms of the GNU General Public License as
12143b518dSKumar Gala  * published by the Free Software Foundation; either version 2 of
13143b518dSKumar Gala  * the License, or (at your option) any later version.
14143b518dSKumar Gala  *
15143b518dSKumar Gala  * This program is distributed in the hope that it will be useful,
16143b518dSKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17143b518dSKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18143b518dSKumar Gala  * GNU General Public License for more details.
19143b518dSKumar Gala  *
20143b518dSKumar Gala  * You should have received a copy of the GNU General Public License
21143b518dSKumar Gala  * along with this program; if not, write to the Free Software
22143b518dSKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23143b518dSKumar Gala  * MA 02111-1307 USA
24143b518dSKumar Gala  */
25143b518dSKumar Gala 
26143b518dSKumar Gala #include <common.h>
27143b518dSKumar Gala #include <asm/mmu.h>
28143b518dSKumar Gala 
29143b518dSKumar Gala struct fsl_e_tlb_entry tlb_table[] = {
30143b518dSKumar Gala 	/* TLB 0 - for temp stack in cache */
316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
32143b518dSKumar Gala 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
33143b518dSKumar Gala 		      0, 0, BOOKE_PAGESZ_4K, 0),
34ded58f41SPaul Gortmaker 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
35ded58f41SPaul Gortmaker 		      CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
36143b518dSKumar Gala 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
37143b518dSKumar Gala 		      0, 0, BOOKE_PAGESZ_4K, 0),
38ded58f41SPaul Gortmaker 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
39ded58f41SPaul Gortmaker 		      CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
40143b518dSKumar Gala 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
41143b518dSKumar Gala 		      0, 0, BOOKE_PAGESZ_4K, 0),
42ded58f41SPaul Gortmaker 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
43ded58f41SPaul Gortmaker 		      CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
44143b518dSKumar Gala 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
45143b518dSKumar Gala 		      0, 0, BOOKE_PAGESZ_4K, 0),
46143b518dSKumar Gala 
47143b518dSKumar Gala 	/*
489b3ba24fSPaul Gortmaker 	 * TLB 0:	64M	Non-cacheable, guarded
493fd673cfSPaul Gortmaker 	 * 0xfc000000	56M	unused
509b3ba24fSPaul Gortmaker 	 * 0xff800000	8M	boot FLASH
513fd673cfSPaul Gortmaker 	 *	.... or ....
523fd673cfSPaul Gortmaker 	 * 0xfc000000	64M	user flash
533fd673cfSPaul Gortmaker 	 *
54143b518dSKumar Gala 	 * Out of reset this entry is only 4K.
55143b518dSKumar Gala 	 */
563fd673cfSPaul Gortmaker 	SET_TLB_ENTRY(1, 0xfc000000, 0xfc000000,
57143b518dSKumar Gala 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
589b3ba24fSPaul Gortmaker 		      0, 0, BOOKE_PAGESZ_64M, 1),
59143b518dSKumar Gala 
60143b518dSKumar Gala 	/*
61fdc7eb90SPaul Gortmaker 	 * TLB 1:	1G	Non-cacheable, guarded
62fdc7eb90SPaul Gortmaker 	 * 0x80000000	512M	PCI1 MEM
63fdc7eb90SPaul Gortmaker 	 * 0xa0000000	512M	PCIe MEM
64143b518dSKumar Gala 	 */
65fdc7eb90SPaul Gortmaker 	SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
66143b518dSKumar Gala 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
67fdc7eb90SPaul Gortmaker 		      0, 1, BOOKE_PAGESZ_1G, 1),
68143b518dSKumar Gala 
69143b518dSKumar Gala 	/*
7038dba0c2SBecky Bruce 	 * TLB 2:	64M	Non-cacheable, guarded
71143b518dSKumar Gala 	 * 0xe0000000	1M	CCSRBAR
72fdc7eb90SPaul Gortmaker 	 * 0xe2000000	8M	PCI1 IO
73fdc7eb90SPaul Gortmaker 	 * 0xe2800000	8M	PCIe IO
74143b518dSKumar Gala 	 */
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
76143b518dSKumar Gala 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
7738dba0c2SBecky Bruce 		      0, 2, BOOKE_PAGESZ_64M, 1),
78143b518dSKumar Gala 
79143b518dSKumar Gala 	/*
8038dba0c2SBecky Bruce 	 * TLB 3:	64M	Cacheable, non-guarded
8111d5a629SPaul Gortmaker 	 * 0xf0000000	64M	LBC SDRAM First half
82143b518dSKumar Gala 	 */
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
84143b518dSKumar Gala 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
8538dba0c2SBecky Bruce 		      0, 3, BOOKE_PAGESZ_64M, 1),
86143b518dSKumar Gala 
87143b518dSKumar Gala 	/*
8838dba0c2SBecky Bruce 	 * TLB 4:	64M	Cacheable, non-guarded
8911d5a629SPaul Gortmaker 	 * 0xf4000000	64M	LBC SDRAM Second half
9011d5a629SPaul Gortmaker 	 */
9111d5a629SPaul Gortmaker 	SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
9211d5a629SPaul Gortmaker 		      CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
9311d5a629SPaul Gortmaker 		      MAS3_SX|MAS3_SW|MAS3_SR, 0,
9438dba0c2SBecky Bruce 		      0, 4, BOOKE_PAGESZ_64M, 1),
9511d5a629SPaul Gortmaker 
9611d5a629SPaul Gortmaker 	/*
9738dba0c2SBecky Bruce 	 * TLB 5:	16M	Cacheable, non-guarded
98143b518dSKumar Gala 	 * 0xf8000000	1M	7-segment LED display
99143b518dSKumar Gala 	 * 0xf8100000	1M	User switches
100143b518dSKumar Gala 	 * 0xf8300000	1M	Board revision
101143b518dSKumar Gala 	 * 0xf8b00000	1M	EEPROM
102143b518dSKumar Gala 	 */
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	SET_TLB_ENTRY(1, CONFIG_SYS_EPLD_BASE, CONFIG_SYS_EPLD_BASE,
104143b518dSKumar Gala 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
10538dba0c2SBecky Bruce 		      0, 5, BOOKE_PAGESZ_16M, 1),
1069b3ba24fSPaul Gortmaker 
107*f0aec4eaSPaul Gortmaker #ifndef CONFIG_SYS_ALT_BOOT
1089b3ba24fSPaul Gortmaker 	/*
1093fd673cfSPaul Gortmaker 	 * TLB 6:	64M	Non-cacheable, guarded
1103fd673cfSPaul Gortmaker 	 * 0xec000000	64M	64MB user FLASH
1119b3ba24fSPaul Gortmaker 	 */
1129b3ba24fSPaul Gortmaker 	SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH, CONFIG_SYS_ALT_FLASH,
1139b3ba24fSPaul Gortmaker 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
1143fd673cfSPaul Gortmaker 		      0, 6, BOOKE_PAGESZ_64M, 1),
115*f0aec4eaSPaul Gortmaker #else
116*f0aec4eaSPaul Gortmaker 	/*
117*f0aec4eaSPaul Gortmaker 	 * TLB 6:	4M	Non-cacheable, guarded
118*f0aec4eaSPaul Gortmaker 	 * 0xef800000	4M	1st 1/2 8MB soldered FLASH
119*f0aec4eaSPaul Gortmaker 	 */
120*f0aec4eaSPaul Gortmaker 	SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH, CONFIG_SYS_ALT_FLASH,
121*f0aec4eaSPaul Gortmaker 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
122*f0aec4eaSPaul Gortmaker 		      0, 6, BOOKE_PAGESZ_4M, 1),
123*f0aec4eaSPaul Gortmaker 
124*f0aec4eaSPaul Gortmaker 	/*
125*f0aec4eaSPaul Gortmaker 	 * TLB 7:	4M	Non-cacheable, guarded
126*f0aec4eaSPaul Gortmaker 	 * 0xefc00000	4M	2nd half 8MB soldered FLASH
127*f0aec4eaSPaul Gortmaker 	 */
128*f0aec4eaSPaul Gortmaker 	SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x400000,
129*f0aec4eaSPaul Gortmaker 		      CONFIG_SYS_ALT_FLASH + 0x400000,
130*f0aec4eaSPaul Gortmaker 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
131*f0aec4eaSPaul Gortmaker 		      0, 7, BOOKE_PAGESZ_4M, 1),
132*f0aec4eaSPaul Gortmaker #endif
1339b3ba24fSPaul Gortmaker 
134143b518dSKumar Gala };
135143b518dSKumar Gala 
136143b518dSKumar Gala int num_tlb_entries = ARRAY_SIZE(tlb_table);
137