1143b518dSKumar Gala /* 2143b518dSKumar Gala * Copyright 2008 Freescale Semiconductor, Inc. 3143b518dSKumar Gala * 4143b518dSKumar Gala * (C) Copyright 2000 5143b518dSKumar Gala * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 6143b518dSKumar Gala * 7143b518dSKumar Gala * See file CREDITS for list of people who contributed to this 8143b518dSKumar Gala * project. 9143b518dSKumar Gala * 10143b518dSKumar Gala * This program is free software; you can redistribute it and/or 11143b518dSKumar Gala * modify it under the terms of the GNU General Public License as 12143b518dSKumar Gala * published by the Free Software Foundation; either version 2 of 13143b518dSKumar Gala * the License, or (at your option) any later version. 14143b518dSKumar Gala * 15143b518dSKumar Gala * This program is distributed in the hope that it will be useful, 16143b518dSKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 17143b518dSKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18143b518dSKumar Gala * GNU General Public License for more details. 19143b518dSKumar Gala * 20143b518dSKumar Gala * You should have received a copy of the GNU General Public License 21143b518dSKumar Gala * along with this program; if not, write to the Free Software 22143b518dSKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23143b518dSKumar Gala * MA 02111-1307 USA 24143b518dSKumar Gala */ 25143b518dSKumar Gala 26143b518dSKumar Gala #include <common.h> 27143b518dSKumar Gala #include <asm/mmu.h> 28143b518dSKumar Gala 29143b518dSKumar Gala struct fsl_e_tlb_entry tlb_table[] = { 30143b518dSKumar Gala /* TLB 0 - for temp stack in cache */ 316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR, 32143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 33143b518dSKumar Gala 0, 0, BOOKE_PAGESZ_4K, 0), 34*ded58f41SPaul Gortmaker SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 35*ded58f41SPaul Gortmaker CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 36143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 37143b518dSKumar Gala 0, 0, BOOKE_PAGESZ_4K, 0), 38*ded58f41SPaul Gortmaker SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 39*ded58f41SPaul Gortmaker CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 40143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 41143b518dSKumar Gala 0, 0, BOOKE_PAGESZ_4K, 0), 42*ded58f41SPaul Gortmaker SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, 43*ded58f41SPaul Gortmaker CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, 44143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 45143b518dSKumar Gala 0, 0, BOOKE_PAGESZ_4K, 0), 46143b518dSKumar Gala 47143b518dSKumar Gala /* 48143b518dSKumar Gala * TLB 0: 16M Non-cacheable, guarded 49143b518dSKumar Gala * 0xff800000 16M TLB for 8MB FLASH 50143b518dSKumar Gala * Out of reset this entry is only 4K. 51143b518dSKumar Gala */ 526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE, 53143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 54143b518dSKumar Gala 0, 0, BOOKE_PAGESZ_16M, 1), 55143b518dSKumar Gala 56143b518dSKumar Gala /* 57143b518dSKumar Gala * TLB 1: 256M Non-cacheable, guarded 58143b518dSKumar Gala * 0x80000000 256M PCI1 MEM First half 59143b518dSKumar Gala */ 606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_PHYS, CONFIG_SYS_PCI1_MEM_PHYS, 61143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 62143b518dSKumar Gala 0, 1, BOOKE_PAGESZ_256M, 1), 63143b518dSKumar Gala 64143b518dSKumar Gala /* 65143b518dSKumar Gala * TLB 2: 256M Non-cacheable, guarded 66143b518dSKumar Gala * 0x90000000 256M PCI1 MEM Second half 67143b518dSKumar Gala */ 68*ded58f41SPaul Gortmaker SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000, 69*ded58f41SPaul Gortmaker CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000, 70143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 71143b518dSKumar Gala 0, 2, BOOKE_PAGESZ_256M, 1), 72143b518dSKumar Gala 73143b518dSKumar Gala /* 74143b518dSKumar Gala * TLB 3: 256M Cacheable, non-guarded 75143b518dSKumar Gala * 0x0 256M DDR SDRAM 76143b518dSKumar Gala */ 77143b518dSKumar Gala #if !defined(CONFIG_SPD_EEPROM) 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE, 79143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 80143b518dSKumar Gala 0, 3, BOOKE_PAGESZ_256M, 1), 81143b518dSKumar Gala #endif 82143b518dSKumar Gala 83143b518dSKumar Gala /* 84143b518dSKumar Gala * TLB 4: 64M Non-cacheable, guarded 85143b518dSKumar Gala * 0xe0000000 1M CCSRBAR 86143b518dSKumar Gala * 0xe2000000 16M PCI1 IO 87143b518dSKumar Gala */ 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS, 89143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 90143b518dSKumar Gala 0, 4, BOOKE_PAGESZ_64M, 1), 91143b518dSKumar Gala 92143b518dSKumar Gala /* 93143b518dSKumar Gala * TLB 5: 64M Cacheable, non-guarded 94143b518dSKumar Gala * 0xf0000000 64M LBC SDRAM 95143b518dSKumar Gala */ 966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE, 97143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, 0, 98143b518dSKumar Gala 0, 5, BOOKE_PAGESZ_64M, 1), 99143b518dSKumar Gala 100143b518dSKumar Gala /* 101143b518dSKumar Gala * TLB 6: 16M Cacheable, non-guarded 102143b518dSKumar Gala * 0xf8000000 1M 7-segment LED display 103143b518dSKumar Gala * 0xf8100000 1M User switches 104143b518dSKumar Gala * 0xf8300000 1M Board revision 105143b518dSKumar Gala * 0xf8b00000 1M EEPROM 106143b518dSKumar Gala */ 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD SET_TLB_ENTRY(1, CONFIG_SYS_EPLD_BASE, CONFIG_SYS_EPLD_BASE, 108143b518dSKumar Gala MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 109143b518dSKumar Gala 0, 6, BOOKE_PAGESZ_16M, 1), 110143b518dSKumar Gala }; 111143b518dSKumar Gala 112143b518dSKumar Gala int num_tlb_entries = ARRAY_SIZE(tlb_table); 113